

# TCAN1044A-Q1 具有待机模式和故障保护功能的汽车级 CAN FD 收发器

## 1 特性

- 符合面向汽车应用的 AEC-Q100 (1 级) 标准
- 符合 ISO 11898-2:2016 物理层标准要求
- 功能安全型**
  - 可提供用于功能安全系统设计的文档
- 支持传统 CAN 和经优化的 CAN FD 性能 ( 数据速率为 2Mbps、5Mbps 和 8Mbps )
  - 具有较短的对称传播延迟时间，可增加时序裕量
- TCAN1044AV I/O 电压范围支持 1.7V 至 5.5V
- 支持 12V 和 24V 电池应用
- 接收器共模输入电压 :  $\pm 12V$
- 保护特性 :
  - 总线故障保护 :  $\pm 58V$
  - 欠压保护
  - TXD 显性超时 (DTO)
    - 数据速率低至 9.2kbps
  - 热关断保护 (TSD)
- 工作模式 :
  - 正常模式
  - 支持远程唤醒请求功能的低功耗待机模式
- 优化了未上电时的性能
  - 总线和逻辑引脚为高阻抗 (运行总线或应用上无负载)
  - 支持热插拔 : 在总线和 RXD 输出上可实现上电/断电无干扰运行
- 小型 8 引脚 SOIC SOT-23 和无引线 VSON-8 封装，提高了自动光学检测 (AOI) 能力

## 2 应用

- 汽车和运输
  - 车身控制模块
  - 汽车网关
  - 高级驾驶辅助系统 (ADAS)
  - 信息娱乐系统

## 3 说明

TCAN1044A-Q1 是一款高速控制器局域网 (CAN) 收发器，符合 ISO 11898-2:2016 高速 CAN 规范的物理层要求。

此类收发器具有经过认证的电磁兼容性 (EMC)，是数据速率高达 5 兆位/秒 (Mbps) 的传统 CAN 和 CAN FD 网络的理想选择。这些器件可以在更简单的网络中实现高达 8Mbps 的运行速度。TCAN1044AV-Q1 包括通过  $V_{IO}$  引脚实现的内部逻辑电平转换功能，允许将收发器 I/O 直接连接到 1.8V、2.5V、3.3V 或 5V 逻辑电平。该收发器支持低功耗待机模式，并且可通过符合 ISO 11898-2:2016 所定义唤醒模式 (WUP) 的 CAN 来唤醒。

此外，该收发器还包含热关断 (TSD)、TXD 显性超时 (DTO)、电源欠压检测和  $\pm 58V$  的总线故障保护功能。这些器件定义了电源欠压或浮动引脚情况下的失效防护行为。这些收发器不仅采用业界通用 SOIC-8 和 VSON-8 封装，而且还提供节省空间的小尺寸 SOT-23 封装选项。

### 封装信息

| 器件型号         | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> |
|--------------|-------------------|---------------------|
| TCAN1044A-Q1 | SOIC (D)          | 4.9mm x 6mm         |
|              | VSON (DRB)        | 3mm x 3mm           |
|              | SOT-23 (DDF)      | 2.9mm x 2.8mm       |

(1) 有关更多信息，请参阅 [节 12](#)。

(2) 封装尺寸 (长 x 宽) 为标称值，并包括引脚 (如适用)。



简化原理图



本资源的原文使用英文撰写。为方便起见，TI 提供了译文；由于翻译过程中可能使用了自动化工具，TI 不保证译文的准确性。为确认准确性，请务必访问 [ti.com](http://ti.com) 参考最新的英文版本 (控制文档)。

## Table of Contents

|                                            |    |                                           |    |
|--------------------------------------------|----|-------------------------------------------|----|
| 1 特性.....                                  | 1  | 8.2 Functional Block Diagram.....         | 15 |
| 2 应用.....                                  | 1  | 8.3 Feature Description.....              | 15 |
| 3 说明.....                                  | 1  | 8.4 Device Functional Modes.....          | 19 |
| 4 Device Comparison.....                   | 2  | 9 Application Information Disclaimer..... | 22 |
| 5 Pin Configuration and Functions.....     | 3  | 9.1 Application Information.....          | 22 |
| 6 Specifications.....                      | 4  | 9.2 Typical Application.....              | 22 |
| 6.1 Absolute Maximum Ratings .....         | 4  | 9.3 System Examples.....                  | 24 |
| 6.2 ESD Ratings .....                      | 4  | 9.4 Power Supply Recommendations.....     | 24 |
| 6.3 ESD Ratings - IEC Specifications ..... | 4  | 9.5 Layout.....                           | 25 |
| 6.4 Recommended Operating Conditions ..... | 4  | 10 Device and Documentation Support.....  | 26 |
| 6.5 Thermal Characteristics .....          | 5  | 10.1 接收文档更新通知.....                        | 26 |
| 6.6 Supply Characteristics .....           | 5  | 10.2 支持资源.....                            | 26 |
| 6.7 Dissipation Ratings .....              | 6  | 10.3 Trademarks.....                      | 26 |
| 6.8 Electrical Characteristics .....       | 6  | 10.4 静电放电警告.....                          | 26 |
| 6.9 Switching Characteristics .....        | 8  | 10.5 术语表.....                             | 26 |
| 6.10 Typical Characteristics.....          | 10 | 11 Revision History.....                  | 26 |
| 7 Parameter Measurement Information.....   | 11 | 12 Mechanical, Packaging, and Orderable   |    |
| 8 Detailed Description.....                | 14 | Information.....                          | 27 |
| 8.1 Overview.....                          | 14 |                                           |    |

## 4 Device Comparison

表 4-1. Device Comparison Table

| Part Number   | Low Voltage I/O Logic Support on Pin 5 | Pin 8 Mode Selection                    |
|---------------|----------------------------------------|-----------------------------------------|
| TCAN1044A-Q1  | No                                     | Low Power Standby Mode with Remote Wake |
| TCAN1044AV-Q1 | Yes                                    |                                         |

## 5 Pin Configuration and Functions



图 5-1. DDF Package, 8-Pin SOT (Top View)



图 5-2. D Package, 8-Pin SOIC (Top View)



图 5-3. DRB Package, 8-Pin VSON (Top View)

表 5-1. Pin Functions

| Pins                    |     | Type           | Description                                                                                                   |
|-------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------------|
| Name                    | No. |                |                                                                                                               |
| TXD                     | 1   | Digital Input  | CAN transmit data input; integrated pull-up                                                                   |
| GND                     | 2   | GND            | Ground connection                                                                                             |
| V <sub>CC</sub>         | 3   | Supply         | 5V supply voltage                                                                                             |
| RXD                     | 4   | Digital Output | CAN receive data output, tri-stated when device powered off                                                   |
| NC                      | 5   | —              | Not internally connected; Devices without V <sub>IO</sub>                                                     |
| V <sub>IO</sub>         |     | Supply         | I/O supply voltage for devices with suffix 'V'                                                                |
| CANL                    | 6   | Bus IO         | Low-level CAN bus input/output line                                                                           |
| CANH                    | 7   | Bus IO         | High-level CAN bus input/output line                                                                          |
| STB                     | 8   | Digital Input  | Standby input for mode control; integrated pull-up                                                            |
| Thermal Pad (VSON only) |     | —              | Connect the thermal pad to any internal PCB ground plane using multiple vias for optimal thermal performance. |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

(1) (2)

|                    |                                                | MIN   | MAX | UNIT |
|--------------------|------------------------------------------------|-------|-----|------|
| $V_{CC}$           | Supply voltage                                 | - 0.3 | 6   | V    |
| $V_{IO}$           | Supply voltage I/O level shifter               | - 0.3 | 6   | V    |
| $V_{BUS}$          | CAN Bus I/O voltage                            | - 58  | 58  | V    |
| $V_{DIFF}$         | Max differential voltage between CANH and CANL | - 45  | 45  | V    |
| $V_{Logic\_Input}$ | Logic input terminal voltage                   | - 0.3 | 6   | V    |
| $V_{RXD}$          | RXD output terminal voltage range              | - 0.3 | 6   | V    |
| $I_{O(RXD)}$       | RXD output current                             | - 8   | 8   | mA   |
| $T_J$              | Junction temperature                           | - 40  | 165 | °C   |
| $T_{STG}$          | Storage temperature                            | - 65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

### 6.2 ESD Ratings

|           |                         |                                                                                          | VALUE                                                                         | UNIT   |   |
|-----------|-------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|---|
| $V_{ESD}$ | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                                  | HBM classification level 3A for all pins                                      | ±4000  | V |
|           |                         |                                                                                          | HBM classification level 3B for global pins CANH and CANL with respect to GND | ±10000 | V |
|           |                         | Charged-device model (CDM), per AEC Q100-011<br>CDM classification level C5 for all pins | ±750                                                                          | V      |   |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 ESD Ratings - IEC Specifications

|            |                                                 |                          | VALUE                                                                 | UNIT   |   |
|------------|-------------------------------------------------|--------------------------|-----------------------------------------------------------------------|--------|---|
| $V_{ESD}$  | System level Electrostatic discharge            | CAN bus terminals to GND | Unpowered contact discharge per ISO 10605 <sup>(1)</sup>              | ±8000  | V |
|            |                                                 |                          | SAE J2962-2 per ISO 10605<br>Powered Contact Discharge <sup>(2)</sup> | ±8000  | V |
|            |                                                 |                          | SAE J2962-2 per ISO 10605<br>Powered Air Discharge <sup>(2)</sup>     | ±15000 | V |
|            |                                                 |                          | Pulse 1                                                               | - 100  | V |
| $V_{Tran}$ | Transient voltage per ISO 7637-2 <sup>(3)</sup> |                          | Pulse 2a                                                              | 75     | V |
|            |                                                 |                          | Pulse 3a                                                              | - 150  | V |
|            |                                                 |                          | Pulse 3b                                                              | 100    | V |
|            |                                                 |                          | DCC slow transient pulse                                              | ±30    | V |

(1) Tested according to IEC 62228-3:2019 CAN Transceivers.  
 (2) Results given here are specific to the SAE J2962-2 Communication Transceivers Qualification Requirements - CAN. Testing performed by OEM approved independent third party, EMC report available upon request.  
 (3) Tested according to IEC 62228-3:2019 CAN Transceivers.  
 (4) Tested according to SAE J2962-2.

### 6.4 Recommended Operating Conditions

|          |                                      | MIN | NOM | MAX | UNIT |
|----------|--------------------------------------|-----|-----|-----|------|
| $V_{CC}$ | Supply voltage                       | 4.5 | 5   | 5.5 | V    |
| $V_{IO}$ | Supply voltage for I/O level shifter | 1.7 |     | 5.5 | V    |

## 6.4 Recommended Operating Conditions (续)

|               |                                                                  | MIN   | NOM | MAX | UNIT |
|---------------|------------------------------------------------------------------|-------|-----|-----|------|
| $I_{OH(RXD)}$ | RXD terminal high-level output current, Devices with $V_{IO}$    | - 1.5 |     |     | mA   |
| $I_{OL(RXD)}$ | RXD terminal low-level output current, Devices with $V_{IO}$     |       |     | 1.5 | mA   |
| $I_{OH(RXD)}$ | RXD terminal high-level output current, Devices without $V_{IO}$ | - 2   |     |     | mA   |
| $I_{OL(RXD)}$ | RXD terminal low-level output current, Devices without $V_{IO}$  |       |     | 2   | mA   |
| $T_J$         | Operating junction temperature                                   | -40   |     | 150 | °C   |

## 6.5 Thermal Characteristics

| THERMAL METRIC <sup>(1)</sup> |                                              | TCAN1044Ax-Q1 |           |            | UNIT |
|-------------------------------|----------------------------------------------|---------------|-----------|------------|------|
|                               |                                              | D (SOIC)      | DDF (SOT) | DRB (VSON) |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 127.5         | 122       | 55.2       | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 67.6          | 63        | 62.4       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 70.9          | 42.4      | 27.5       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 19.3          | 2.4       | 2.3        | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 70.2          | 42.2      | 27.4       | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | --            | --        | 11.5       | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics application report](#).

## 6.6 Supply Characteristics

Over recommended operating conditions with  $T_J = -40^{\circ}\text{C}$  to  $150^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                                     |                         | MIN                                                                                                         | TYP  | MAX  | UNIT          |
|-----------------|---------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------|------|------|---------------|
| $I_{CC}$        | Supply current<br>Normal mode                                       | Dominant                | STB = 0 V, TXD = 0 V<br>$R_L = 60 \Omega$ , $C_L$ = open<br>See <a href="#">图 7-1</a>                       | 45   | 70   | mA            |
|                 |                                                                     |                         | STB = 0 V, TXD = 0 V<br>$R_L = 50 \Omega$ , $C_L$ = open<br>See <a href="#">图 7-1</a>                       | 49   | 80   | mA            |
|                 |                                                                     | Recessive               | STB = 0 V, TXD = $V_{CC}$ or $V_{IO}$<br>$R_L = 50 \Omega$ , $C_L$ = open<br>See <a href="#">图 7-1</a>      | 4.5  | 7.5  | mA            |
|                 | Supply current<br>Standby mode<br>Devices with $V_{IO}$             | Dominant with bus fault | STB = 0 V, TXD = 0 V<br>CANH = CANL = $\pm 25$ V<br>$R_L$ = open, $C_L$ = open<br>See <a href="#">图 7-1</a> |      | 130  | mA            |
|                 |                                                                     |                         | STB = TXD = $V_{IO}$<br>$R_L = 50 \Omega$ , $C_L$ = open<br>See <a href="#">图 7-1</a>                       |      | 1.5  | $\mu\text{A}$ |
|                 |                                                                     |                         | STB = TXD = $V_{CC}$<br>$R_L = 50 \Omega$ , $C_L$ = open<br>See <a href="#">图 7-1</a>                       |      | 15   | $\mu\text{A}$ |
| $I_{IO}$        | I/O supply current<br>Normal mode                                   | Dominant                | STB = 0 V, TXD = 0 V<br>RXD floating                                                                        | 125  | 300  | $\mu\text{A}$ |
|                 | I/O supply current<br>Normal mode                                   | Recessive               | STB = 0 V, TXD = 0 V<br>RXD floating                                                                        | 25   | 48   | $\mu\text{A}$ |
|                 | I/O supply current<br>Standby mode                                  |                         | STB = $V_{IO}$ , TXD = 0 V<br>RXD floating                                                                  | 8.5  | 14   | $\mu\text{A}$ |
| $UV_{CC}$       | Rising undervoltage detection on $V_{CC}$ for protected mode        |                         |                                                                                                             | 4.2  | 4.4  | V             |
|                 | Falling undervoltage detection on $V_{CC}$ for protected mode       |                         |                                                                                                             | 3.5  | 4    | 4.25          |
| $V_{HYS(UVCC)}$ | Hysteresis voltage on $UV_{CC}$                                     |                         |                                                                                                             | 200  |      | mV            |
| $UV_{VIO}$      | Rising undervoltage detection on $V_{IO}$ (Devices with $V_{IO}$ )  |                         |                                                                                                             | 1.56 | 1.65 | V             |
|                 | Falling undervoltage detection on $V_{IO}$ (Devices with $V_{IO}$ ) |                         |                                                                                                             | 1.4  | 1.51 | 1.59          |
| $V_{HYS(UVIO)}$ | Hysteresis voltage on $UV_{IO}$                                     |                         |                                                                                                             | 40   |      | mV            |

## 6.7 Dissipation Ratings

| PARAMETER             |                                          | TEST CONDITIONS                                                                                                                                                               | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D</sub>        | Average power dissipation<br>Normal mode | V <sub>CC</sub> = 5 V, V <sub>IO</sub> = 1.8 V, T <sub>J</sub> = 27°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 250 kHz 50% duty cycle square wave    |     | 95  |     | mW   |
|                       |                                          | V <sub>CC</sub> = 5 V, V <sub>IO</sub> = 3.3 V, T <sub>J</sub> = 27°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 250 kHz 50% duty cycle square wave    |     | 95  |     | mW   |
|                       |                                          | V <sub>CC</sub> = 5 V, V <sub>IO</sub> = 5 V, T <sub>J</sub> = 27°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 250 kHz 50% duty cycle square wave      |     | 95  |     | mW   |
|                       |                                          | V <sub>CC</sub> = 5.5 V, V <sub>IO</sub> = 1.8 V, T <sub>J</sub> = 150°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 2.5 MHz 50% duty cycle square wave |     | 120 |     | mW   |
|                       |                                          | V <sub>CC</sub> = 5.5 V, V <sub>IO</sub> = 3.3 V, T <sub>J</sub> = 150°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 2.5 MHz 50% duty cycle square wave |     | 120 |     | mW   |
|                       |                                          | V <sub>CC</sub> = 5.5 V, V <sub>IO</sub> = 5 V, T <sub>J</sub> = 150°C, R <sub>L</sub> = 60 Ω, C <sub>L_RXD</sub> = 15 pF<br>TXD input = 2.5 MHz 50% duty cycle square wave   |     | 120 |     | mW   |
| T <sub>TSD</sub>      | Thermal shutdown temperature             |                                                                                                                                                                               | 175 | 195 | 210 | °C   |
| T <sub>TSD(HYS)</sub> | Thermal shutdown hysteresis              |                                                                                                                                                                               |     | 12  |     |      |

## 6.8 Electrical Characteristics

Over recommended operating conditions with T<sub>J</sub> = -40°C to 150°C (unless otherwise noted)

| PARAMETER                                |                                                                                        | TEST CONDITIONS | MIN                                                                                                                                                                                                  | TYP  | MAX                 | UNIT |   |
|------------------------------------------|----------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---|
| <b>Driver Electrical Characteristics</b> |                                                                                        |                 |                                                                                                                                                                                                      |      |                     |      |   |
| V <sub>O(DOM)</sub>                      | Dominant output voltage<br>Normal mode                                                 | CANH            | STB = 0 V, TXD = 0 V<br>50 Ω ≤ R <sub>L</sub> ≤ 65 Ω, C <sub>L</sub> = open, R <sub>CM</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                           | 2.75 | 4.5                 | V    |   |
|                                          |                                                                                        | CANL            |                                                                                                                                                                                                      | 0.5  | 2.25                | V    |   |
| V <sub>O(REC)</sub>                      | Recessive output voltage<br>Normal mode                                                | CANH and CANL   | STB = 0 V, TXD = V <sub>IO</sub><br>R <sub>L</sub> = open (no load), R <sub>CM</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                   | 2    | 0.5 V <sub>CC</sub> | 3    | V |
| V <sub>SYM</sub>                         | Driver symmetry<br>(V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> ) / V <sub>CC</sub>    |                 | STB = 0 V, TXD = 250 kHz, 1 MHz, 2.5 MHz<br>R <sub>L</sub> = 60 Ω, C <sub>SPLIT</sub> = 4.7 nF, C <sub>L</sub> = open, R <sub>CM</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 9-2</a> | 0.9  | 1.1                 | V/V  |   |
| V <sub>SYM_DC</sub>                      | DC output symmetry<br>(V <sub>CC</sub> - V <sub>O(CANH)</sub> - V <sub>O(CANL)</sub> ) |                 | STB = 0 V<br>R <sub>L</sub> = 60 Ω, C <sub>L</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                                                     | -400 | 400                 | mV   |   |
| V <sub>OD(DOM)</sub>                     | Differential output voltage<br>Normal mode<br>Dominant                                 | CANH - CANL     | STB = 0 V, TXD = 0 V<br>50 Ω ≤ R <sub>L</sub> ≤ 65 Ω, C <sub>L</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                                   | 1.5  | 3                   | V    |   |
|                                          |                                                                                        |                 | STB = 0 V, TXD = 0 V<br>45 Ω ≤ R <sub>L</sub> ≤ 70 Ω, C <sub>L</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                                   | 1.4  | 3.3                 | V    |   |
|                                          |                                                                                        |                 | STB = 0 V, TXD = 0 V<br>R <sub>L</sub> = 2240 Ω, C <sub>L</sub> = open<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                                        | 1.5  | 5                   | V    |   |

## 6.8 Electrical Characteristics (续)

Over recommended operating conditions with  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$  (unless otherwise noted)

| PARAMETER                                     |                                                                                  | TEST CONDITIONS | MIN                                                                                                                                                                              | TYP          | MAX          | UNIT             |
|-----------------------------------------------|----------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------------|
| $V_{OD(REC)}$                                 | Differential output voltage<br>Normal mode<br>Recessive                          | CANH - CANL     | STB = 0 V, TXD = $V_{IO}$<br>$R_L = 60 \Omega$ , $C_L = \text{open}$<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                      | - 120        | 12           | mV               |
|                                               |                                                                                  |                 | STB = 0 V, TXD = $V_{IO}$<br>$R_L = \text{open}$ , $C_L = \text{open}$<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                    | - 50         | 50           | mV               |
| $V_{O(STB)}$                                  | Bus output voltage<br>Standby mode                                               | CANH            | STB = $V_{IO}$<br>$R_L = \text{open}$<br>See <a href="#">图 7-2</a> and <a href="#">图 8-3</a>                                                                                     | -0.1         | 0.1          | V                |
|                                               |                                                                                  | CANL            |                                                                                                                                                                                  | -0.1         | 0.1          | V                |
|                                               |                                                                                  | CANH - CANL     |                                                                                                                                                                                  | -0.2         | 0.2          | V                |
| $I_{OS(ss\_DOM)}$                             | Short-circuit steady-state output current,<br>dominant<br>Normal mode            |                 | STB = 0 V, TXD = 0 V<br>$V_{(CANH)} = -15 \text{ V}$ to 40 V, CANL = open<br>See <a href="#">图 7-7</a> and <a href="#">图 8-3</a>                                                 | - 115        |              | mA               |
|                                               |                                                                                  |                 | STB = 0 V, TXD = 0 V<br>$V_{(CAN\_L)} = -15 \text{ V}$ to 40 V, CANH = open<br>See <a href="#">图 7-7</a> and <a href="#">图 8-3</a>                                               |              | 115          | mA               |
| $I_{OS(ss\_REC)}$                             | Short-circuit steady-state output current,<br>recessive<br>Normal mode           |                 | STB = 0 V, TXD = $V_{IO}$<br>$-27 \text{ V} \leq V_{BUS} \leq 32 \text{ V}$ , where $V_{BUS} = \text{CANH} = \text{CANL}$<br>See <a href="#">图 7-7</a> and <a href="#">图 8-3</a> | - 5          | 5            | mA               |
| <b>Receiver Electrical Characteristics</b>    |                                                                                  |                 |                                                                                                                                                                                  |              |              |                  |
| $V_{IT}$                                      | Input threshold voltage<br>Normal mode                                           |                 | STB = 0 V<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                                | 500          | 900          | mV               |
| $V_{IT(STB)}$                                 | Input threshold<br>Standby mode                                                  |                 | STB = $V_{IO}$<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                           | 400          | 1150         | mV               |
| $V_{DOM}$                                     | Dominant state differential input voltage range<br>Normal mode                   |                 | STB = 0 V<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                                | 0.9          | 9            | V                |
| $V_{REC}$                                     | Recessive state differential input voltage range<br>Normal mode                  |                 | STB = 0 V<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                                | -4           | 0.5          | V                |
| $V_{DOM(STB)}$                                | Dominant state differential input voltage range<br>Standby mode                  |                 | STB = $V_{IO}$<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                           | 1.15         | 9            | V                |
| $V_{REC(STB)}$                                | Recessive state differential input voltage range<br>Standby mode                 |                 | STB = $V_{IO}$<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                           | -4           | 0.4          | V                |
| $V_{HYS}$                                     | Hysteresis voltage for input threshold<br>Normal mode                            |                 | STB = 0 V<br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$<br>See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                                |              | 115          | mV               |
| $V_{CM}$                                      | Common-mode range<br>Normal and standby modes                                    |                 | See <a href="#">图 7-3</a> and <a href="#">表 8-6</a>                                                                                                                              | - 12         | 12           | V                |
| $I_{LKG(loff)}$                               | Unpowered bus input leakage current                                              |                 | CANH = CANL = 5 V, $V_{CC} = V_{IO} = \text{GND}$                                                                                                                                |              | 5            | $\mu\text{A}$    |
| $C_I$                                         | Input capacitance to ground (CANH or CANL)                                       |                 | TXD = $V_{IO}$ <sup>(1)</sup>                                                                                                                                                    |              | 20           | pF               |
| $C_{ID}$                                      | Differential input capacitance                                                   |                 |                                                                                                                                                                                  |              | 10           | pF               |
| $R_{ID}$                                      | Differential input resistance                                                    |                 | STB = 0 V, TXD = $V_{IO}$ <sup>(1)</sup><br>$-12 \text{ V} \leq V_{CM} \leq 12 \text{ V}$                                                                                        | 40           | 90           | $\text{k}\Omega$ |
| $R_{IN}$                                      | Single-ended input resistance<br>(CANH or CANL)                                  |                 |                                                                                                                                                                                  | 20           | 45           | $\text{k}\Omega$ |
| $R_{IN(M)}$                                   | Input resistance matching<br>$[1 - (R_{IN(CANH)} / R_{IN(CANL)})] \times 100 \%$ |                 | $V_{(CAN\_H)} = V_{(CAN\_L)} = 5 \text{ V}$                                                                                                                                      | - 1          | 1            | %                |
| <b>TXD Terminal (CAN Transmit Data Input)</b> |                                                                                  |                 |                                                                                                                                                                                  |              |              |                  |
| $V_{IH}$                                      | High-level input voltage                                                         |                 | Devices without $V_{IO}$                                                                                                                                                         | 0.7 $V_{CC}$ |              | V                |
| $V_{IH}$                                      | High-level input voltage                                                         |                 | Devices with $V_{IO}$                                                                                                                                                            | 0.7 $V_{IO}$ |              | V                |
| $V_{IL}$                                      | Low-level input voltage                                                          |                 | Devices without $V_{IO}$                                                                                                                                                         |              | 0.3 $V_{CC}$ | V                |
| $V_{IL}$                                      | Low-level input voltage                                                          |                 | Devices with $V_{IO}$                                                                                                                                                            |              | 0.3 $V_{IO}$ | V                |

## 6.8 Electrical Characteristics (续)

Over recommended operating conditions with  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$  (unless otherwise noted)

| PARAMETER                                     |                                  | TEST CONDITIONS                                                                       | MIN          | TYP          | MAX           | UNIT          |
|-----------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------|--------------|--------------|---------------|---------------|
| $I_{IH}$                                      | High-level input leakage current | $\text{TXD} = V_{CC} = V_{IO} = 5.5\text{ V}$                                         | - 2.5        | 0            | 1             | $\mu\text{A}$ |
| $I_{IL}$                                      | Low-level input leakage current  | $\text{TXD} = 0\text{ V}$<br>$V_{CC} = V_{IO} = 5.5\text{ V}$                         | - 200        | -100         | - 20          | $\mu\text{A}$ |
| $I_{LKG(OFF)}$                                | Unpowered leakage current        | $\text{TXD} = 5.5\text{ V}$<br>$V_{CC} = V_{IO} = 0\text{ V}$                         | - 1          | 0            | 1             | $\mu\text{A}$ |
| $C_I$                                         | Input capacitance                | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5\text{ V}$ |              | 5            |               | $\text{pF}$   |
| <b>RXD Terminal (CAN Receive Data Output)</b> |                                  |                                                                                       |              |              |               |               |
| $V_{OH}$                                      | High-level output voltage        | $I_O = - 2\text{ mA}$<br>Devices without $V_{IO}$<br>See <a href="#">图 7-3</a>        | 0.8 $V_{CC}$ |              |               | V             |
| $V_{OH}$                                      | High-level output voltage        | $I_O = - 1.5\text{ mA}$<br>Devices with $V_{IO}$<br>See <a href="#">图 7-3</a>         | 0.8 $V_{IO}$ |              |               | V             |
| $V_{OL}$                                      | Low-level output voltage         | $I_O = 2\text{ mA}$<br>Devices without $V_{IO}$<br>See <a href="#">图 7-3</a>          |              | 0.2 $V_{CC}$ |               | V             |
| $V_{OL}$                                      | Low-level output voltage         | $I_O = 1.5\text{ mA}$<br>Devices with $V_{IO}$<br>See <a href="#">图 7-3</a>           |              | 0.2 $V_{IO}$ |               | V             |
| $I_{LKG(OFF)}$                                | Unpowered leakage current        | $\text{RXD} = 5.5\text{ V}$<br>$V_{CC} = V_{IO} = 0\text{ V}$                         | - 1          | 0            | 1             | $\mu\text{A}$ |
| <b>STB Terminal (Standby Mode Input)</b>      |                                  |                                                                                       |              |              |               |               |
| $V_{IH}$                                      | High-level input voltage         | Devices without $V_{IO}$                                                              | 0.7 $V_{CC}$ |              |               | V             |
| $V_{IH}$                                      | High-level input voltage         | Devices with $V_{IO}$                                                                 | 0.7 $V_{IO}$ |              |               | V             |
| $V_{IL}$                                      | Low-level input voltage          | Devices without $V_{IO}$                                                              |              | 0.3 $V_{CC}$ |               | V             |
| $V_{IL}$                                      | Low-level input voltage          | Devices with $V_{IO}$                                                                 |              | 0.3 $V_{IO}$ |               | V             |
| $I_{IH}$                                      | High-level input leakage current | $V_{CC} = V_{IO} = \text{STB} = 5.5\text{ V}$                                         | - 2          | 2            | $\mu\text{A}$ |               |
| $I_{IL}$                                      | Low-level input leakage current  | $\text{STB} = 0\text{ V}$<br>$V_{CC} = V_{IO} = 5.5\text{ V}$                         | - 20         | - 2          | $\mu\text{A}$ |               |
| $I_{LKG(OFF)}$                                | Unpowered leakage current        | $\text{STB} = 5.5\text{ V}$<br>$V_{CC} = V_{IO} = 0\text{ V}$                         | - 1          | 0            | 1             | $\mu\text{A}$ |

(1)  $V_{IO} = V_{CC}$  in non-V variants of device

## 6.9 Switching Characteristics

Over recommended operating conditions with  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$  (unless otherwise noted).

| PARAMETER                               |                                                                                        | TEST CONDITIONS                                                                                                                                                                      | MIN | TYP | MAX | UNIT          |
|-----------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---------------|
| <b>Device Switching Characteristics</b> |                                                                                        |                                                                                                                                                                                      |     |     |     |               |
| $t_{PROP(LOOP1)}$                       | Total loop delay<br>Driver input (TXD) to receiver output (RXD), recessive to dominant | $\text{STB} = 0\text{ V}$ , $V_{IO} = 2.8\text{ V}$ to $5.5\text{ V}$<br>$R_L = 60\text{ }\Omega$ , $C_L = 100\text{ pF}$ , $C_{L(RXD)} = 15\text{ pF}$<br>See <a href="#">图 7-4</a> | 125 | 210 |     | ns            |
| $t_{PROP(LOOP1)}$                       | Total loop delay<br>Driver input (TXD) to receiver output (RXD), recessive to dominant | $\text{STB} = 0\text{ V}$ , $V_{IO} = 1.7\text{ V}$<br>$R_L = 60\text{ }\Omega$ , $C_L = 100\text{ pF}$ , $C_{L(RXD)} = 15\text{ pF}$<br>See <a href="#">图 7-4</a>                   | 165 | 255 |     | ns            |
| $t_{PROP(LOOP2)}$                       | Total loop delay<br>Driver input (TXD) to receiver output (RXD), dominant to recessive | $\text{STB} = 0\text{ V}$ , $V_{IO} = 2.8\text{ V}$ to $5.5\text{ V}$<br>$R_L = 60\text{ }\Omega$ , $C_L = 100\text{ pF}$ , $C_{L(RXD)} = 15\text{ pF}$<br>See <a href="#">图 7-4</a> | 150 | 210 |     | ns            |
| $t_{PROP(LOOP2)}$                       | Total loop delay<br>Driver input (TXD) to receiver output (RXD), dominant to recessive | $\text{STB} = 0\text{ V}$ , $V_{IO} = 1.7\text{ V}$<br>$R_L = 60\text{ }\Omega$ , $C_L = 100\text{ pF}$ , $C_{L(RXD)} = 15\text{ pF}$<br>See <a href="#">图 7-4</a>                   | 180 | 255 |     | ns            |
| $t_{MODE}$                              | Mode change time, from normal to standby or from standby to normal                     | See <a href="#">图 7-5</a>                                                                                                                                                            |     | 20  |     | $\mu\text{s}$ |
| $t_{WK\_FILTER}$                        | Filter time for a valid wake-up pattern                                                | See <a href="#">图 8-5</a>                                                                                                                                                            | 0.5 | 1.8 |     | $\mu\text{s}$ |
| $t_{WK\_TIMEOUT}$                       | Bus wake-up timeout                                                                    | See <a href="#">图 8-5</a>                                                                                                                                                            | 0.8 | 6   |     | ms            |
| <b>Driver Switching Characteristics</b> |                                                                                        |                                                                                                                                                                                      |     |     |     |               |

## 6.9 Switching Characteristics (续)

Over recommended operating conditions with  $T_J = -40^\circ\text{C}$  to  $150^\circ\text{C}$  (unless otherwise noted).

| PARAMETER                                 | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                             | MIN                                                                                  | TYP | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|------|
| $t_{pHR}$                                 | Propagation delay time, high TXD to driver recessive (dominant to recessive)<br><br>$t_{pLD}$ Propagation delay time, low TXD to driver dominant (recessive to dominant)<br><br>$t_{sk(p)}$ Pulse skew ( $ t_{pHR} - t_{pLD} $ )<br><br>$t_R$ Differential output signal rise time<br><br>$t_F$ Differential output signal fall time<br><br>$t_{TXD\_DTO}$ Dominant timeout | STB = 0 V<br>$R_L = 60 \Omega$ , $C_L = 100 \text{ pF}$<br>See <a href="#">图 7-2</a> | 80  |     | ns   |
|                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      | 70  |     | ns   |
|                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      | 14  |     | ns   |
|                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      | 28  |     | ns   |
|                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      | 50  |     | ns   |
| <b>Receiver Switching Characteristics</b> |                                                                                                                                                                                                                                                                                                                                                                             | See <a href="#">图 7-6</a>                                                            | 1.2 | 4.0 | ms   |

### FD Timing Characteristics

|                  |                                                                          |                                                                                                                                                                       |     |     |    |
|------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|
| $t_{BIT(BUS)}$   | Bit time on CAN bus output pins<br>$t_{BIT(TXD)} = 500 \text{ ns}$       | STB = 0 V<br>$R_L = 60 \Omega$ , $C_L = 100 \text{ pF}$ , $C_{L(RXD)} = 15 \text{ pF}$<br>See <a href="#">图 7-3</a>                                                   | 450 | 525 | ns |
|                  | Bit time on CAN bus output pins<br>$t_{BIT(TXD)} = 200 \text{ ns}$       |                                                                                                                                                                       | 160 | 205 | ns |
|                  | Bit time on CAN bus output pins<br>$t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$ |                                                                                                                                                                       | 85  | 130 | ns |
| $t_{BIT(RXD)}$   | Bit time on RXD output pins<br>$t_{BIT(TXD)} = 500 \text{ ns}$           | STB = 0 V<br>$R_L = 60 \Omega$ , $C_L = 100 \text{ pF}$ , $C_{L(RXD)} = 15 \text{ pF}$<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$<br>See <a href="#">图 7-4</a> | 410 | 540 | ns |
|                  | Bit time on RXD output pins<br>$t_{BIT(TXD)} = 200 \text{ ns}$           |                                                                                                                                                                       | 130 | 210 | ns |
|                  | Bit time on RXD output pins<br>$t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$     |                                                                                                                                                                       | 75  | 135 | ns |
| $\Delta t_{REC}$ | Receiver timing symmetry<br>$t_{BIT(TXD)} = 500 \text{ ns}$              |                                                                                                                                                                       | -50 | 20  | ns |
|                  | Receiver timing symmetry<br>$t_{BIT(TXD)} = 200 \text{ ns}$              |                                                                                                                                                                       | -40 | 10  | ns |
|                  | Receiver timing symmetry<br>$t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$        |                                                                                                                                                                       | -40 | 10  | ns |

(1) Measured during characterization and not an ISO 11898-2:2016 parameter.

## 6.10 Typical Characteristics



## 7 Parameter Measurement Information



图 7-1.  $I_{CC}$  Test Circuit



图 7-2. Driver Test Circuit and Measurement



图 7-3. Receiver Test Circuit and Measurement



图 7-4. Transmitter and Receiver Timing Test Circuit and Measurement

图 7-5. t<sub>MODE</sub> Test Circuit and Measurement



图 7-6. TXD Dominant Timeout Test Circuit and Measurement



图 7-7. Driver Short-Circuit Current Test and Measurement

## 8 Detailed Description

### 8.1 Overview

The TCAN1044A(V)-Q1 devices meet or exceed the specifications of the ISO 11898-2:2016 high speed CAN (Controller Area Network) physical layer standard. The devices have been certified to the requirements of ISO 11898-2:2016 physical layer requirements according to the GIFT/ICT high speed CAN test specification. The transceivers provide a number of different protection features for the stringent automotive system requirements while also supporting CAN FD data rates up to 8Mbps.

The TCAN1044A(V)-Q1 support the following CAN and CAN FD standards:

- Physical layer:
  - ISO 11898-2:2016 High speed medium access unit
  - ISO 11898-5:2007 High speed medium access unit with low-power mode
  - SAE J2284-1: High Speed CAN (HSC) for Vehicle Applications at 125kbps
  - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250kbps
  - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500kbps
  - SAE J2284-4: High-Speed CAN (HSC) for Vehicle Applications at 500kbps with CAN FD Data at 2Mbps
  - SAE J2284-5: High-Speed CAN (HSC) for Vehicle Applications at 500kbps with CAN FD Data at 5Mbps
- EMC Requirements
  - IEC 62228-3 EMC evaluation of transceivers - CAN transceivers
  - VeLIO (Vehicle LAN Interoperability and Optimization) CAN and CAN-FD Transceiver Requirements
  - SAE J2962-2 Communication Transceivers Qualification Requirements - CAN
- Conformance test requirements:
  - ISO 16845-2 Road vehicles - Controller area network (CAN) conformance test plan Part 2: High-speed medium access unit conformance test plan

## 8.2 Functional Block Diagram



图 8-1. Block Diagram

## 8.3 Feature Description

### 8.3.1 Pin Description

#### 8.3.1.1 TXD

The TXD input is a logic-level signal, referenced to either V<sub>CC</sub> or V<sub>IO</sub> from a CAN controller to the transceiver.

#### 8.3.1.2 GND

GND is the ground pin of the transceiver. The pin must be connected to the PCB ground.

#### 8.3.1.3 V<sub>CC</sub>

V<sub>CC</sub> provides the 5-V power supply to the CAN transceiver.

### 8.3.1.4 RXD

RXD is the logic-level signal, referenced to either  $V_{CC}$  or  $V_{IO}$ , from the TCAN1044A-Q1 to a CAN controller. This pin is only driven once  $V_{IO}$  is present.

### 8.3.1.5 $V_{IO}$

The  $V_{IO}$  pin provides the digital I/O voltage to match the CAN controller voltage thus avoiding the requirement for a level shifter. It supports voltages from 1.7 V to 5.5 V providing the widest range of controller support.

### 8.3.1.6 CANH and CANL

The CANH and CANL pins are the CAN high and CAN low differential bus pins. These pins are internally connected to the CAN transmitter, receiver and the low-power wake-up receiver.

### 8.3.1.7 STB (Standby)

The STB pin is an input pin used for mode control of the transceiver. The STB pin can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation, the STB pin can be tied directly to GND.

## 8.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See [图 8-2](#) and [图 8-3](#).

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.

The TCAN1044A(V)-Q1 transceiver implements a low-power standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See [图 8-2](#) and [图 8-3](#).



图 8-2. Bus States



A. A - Normal Mode B - Standby Mode

**图 8-3. Simplified Recessive Common Mode Bias Unit and Receiver**

### 8.3.3 TXD Dominant Timeout (DTO)

During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin, thus clearing the dominant time out. The receiver remains active and biased to  $V_{CC}/2$  and the RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate may be calculated using [方程式 1](#).

$$\text{Minimum Data Rate} = 11 \text{ bits} / t_{TXD\_DTO} = 11 \text{ bits} / 1.2 \text{ ms} = 9.2 \text{ kbps} \quad (1)$$



**图 8-4. Example Timing Diagram for TXD Dominant Timeout**

### 8.3.4 CAN Bus short-circuit current limiting

The TCAN1044A(V)-Q1 has several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a system fault. During CAN communication the bus switches between the dominant and recessive states, thus the short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common-mode choke for the CAN design the average power rating,  $I_{OS(AVG)}$ , should be used. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. These ensure there is a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using [方程式 2](#).

$$I_{OS(AVG)} = \% \text{ Transmit} \times [(\% \text{ REC_Bits} \times I_{OS(ss)\text{REC}}) + (\% \text{ DOM_Bits} \times I_{OS(ss)\text{DOM}})] + [\% \text{ Receive} \times I_{OS(ss)\text{REC}}] \quad (2)$$

Where:

- $I_{OS(AVG)}$  is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- $I_{OS(ss)\text{REC}}$  is the recessive steady state short-circuit current
- $I_{OS(ss)\text{DOM}}$  is the dominant steady state short-circuit current

This short circuit current and the possible fault cases of the network should be taken into consideration when sizing the power supply used to generate the transceivers  $V_{CC}$  supply.

### 8.3.5 Thermal Shutdown (TSD)

If the junction temperature of the TCAN1044A(V)-Q1 exceeds the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to  $V_{CC}/2$  during a TSD fault and the receiver to RXD path remains operational. The TCAN1044A(V)-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

### 8.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

表 8-1. Undervoltage Lockout - TCAN1044A-Q1

| $V_{CC}$     | DEVICE STATE | BUS            | RXD PIN        |
|--------------|--------------|----------------|----------------|
| $> UV_{VCC}$ | Normal       | Per TXD        | Mirrors bus    |
| $< UV_{VCC}$ | Protected    | High impedance | High impedance |

表 8-2. Undervoltage Lockout - TCAN1044AV-Q1

| $V_{CC}$     | $V_{IO}$     | DEVICE STATE              | BUS                | RXD PIN                                                                                                             |
|--------------|--------------|---------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------|
| $> UV_{VCC}$ | $> UV_{VIO}$ | Normal                    | Per TXD            | Mirrors bus                                                                                                         |
| $< UV_{VCC}$ | $> UV_{VIO}$ | STB = High: Standby Mode  | Weak biased to GND | $V_{IO}$ : Remote wake request<br>See <a href="#">Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode</a> |
|              |              | STB = Low: Protected Mode | High impedance     |                                                                                                                     |
| $> UV_{VCC}$ | $< UV_{VIO}$ | Protected                 | High impedance     | High impedance                                                                                                      |

**表 8-2. Undervoltage Lockout - TCAN1044AV-Q1 (续)**

| <b>V<sub>cc</sub></b> | <b>V<sub>IO</sub></b> | <b>DEVICE STATE</b> | <b>BUS</b>     | <b>RXD PIN</b> |
|-----------------------|-----------------------|---------------------|----------------|----------------|
| < UV <sub>VCC</sub>   | < UV <sub>VIO</sub>   | Protected           | High impedance | High impedance |

Once the undervoltage condition is cleared and  $t_{MODE}$  has expired the TCAN1044A-Q1 will transition to normal mode and the host controller can send and receive CAN traffic again

### 8.3.7 Unpowered Device

The TCAN1044A(V)-Q1 is designed to be a passive or no load to the CAN bus if the device is unpowered. The bus pins were designed to have low leakage currents when the device is unpowered, so the pins do not load the bus. This is critical if some nodes of the network are unpowered while the rest of the network remains operational.

The logic pins also have low leakage currents when the device is unpowered, so the pins do not load other circuits which may remain powered.

### 8.3.8 Floating pins

The TCAN1044A(V)-Q1 has internal pull-ups on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used an adequate external pull-up resistor must be chosen. This ensures that the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See [表 8-3](#) for details on pin bias conditions.

**表 8-3. Pin Bias**

| <b>Pin</b> | <b>Pull-up or Pull-down</b> | <b>Comment</b>                                                                     |
|------------|-----------------------------|------------------------------------------------------------------------------------|
| TXD        | Pull-up                     | Weakly biases TXD towards recessive to prevent bus blockage or TXD DTO triggering  |
| STB        | Pull-up                     | Weakly biases STB towards low-power standby mode to prevent excessive system power |

## 8.4 Device Functional Modes

### 8.4.1 Operating Modes

The TCAN1044A(V)-Q1 has two main operating modes; normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB pin.

**表 8-4. Operating Modes**

| <b>STB</b> | <b>Device Mode</b>                        | <b>Driver</b> | <b>Receiver</b>                           | <b>RXD Pin</b>                                                                                                                    |
|------------|-------------------------------------------|---------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| High       | Low current standby mode with bus wake-up | Disabled      | Low-power receiver and bus monitor enable | High (recessive) until valid WUP is received<br>See <a href="#">Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode</a> |
| Low        | Normal Mode                               | Enabled       | Enabled                                   | Mirrors bus state                                                                                                                 |

### 8.4.2 Normal Mode

This is the normal operating mode of the TCAN1044A(V)-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional.

The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins.

The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output.

### 8.4.3 Standby Mode

This is the low-power mode of the TCAN1044A(V)-Q1. The CAN driver and main receiver are switched off and bi-directional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD as shown in [图 8-5](#). The local CAN protocol controller should monitor RXD for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB pin low. The CAN bus pins are weakly pulled to GND in this mode; see [图 8-2](#) and [图 8-3](#).

In standby mode, only the  $V_{IO}$  supply is required therefore the  $V_{CC}$  may be switched off for additional system level current savings.

#### 8.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

The TCAN1044A(V)-Q1 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation.

The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2016 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the TCAN1044A(V)-Q1.

The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus.

For a dominant or recessive to be considered filtered, the bus must be in that state for more than the  $t_{WK\_FILTER}$  time. Due to variability in  $t_{WK\_FILTER}$  the following scenarios are applicable. Bus state times less than  $t_{WK\_FILTER(MIN)}$  are never detected as part of a WUP and thus no wake request is generated. Bus state times between  $t_{WK\_FILTER(MIN)}$  and  $t_{WK\_FILTER(MAX)}$  may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than  $t_{WK\_FILTER(MAX)}$  are always detected as part of a WUP, and thus a wake request is always generated. See [图 8-5](#) for the timing diagram of the wake-up pattern.

The pattern and  $t_{WK\_FILTER}$  time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request.

The ISO 11898-2:2016 standard has defined times for a short and long wake-up filter time. The  $t_{WK\_FILTER}$  timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500 kbps, or two back-to-back bit times at 1 Mbps triggers the filter in either bus state. Any CAN frame at 500 kbps or less would contain a valid WUP.

For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value  $t \leq t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in its current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See [图 8-5](#) for the timing diagram of the wake-up pattern with wake timeout feature.



图 8-5. Wake-Up Pattern (WUP) with  $t_{WK\_TIMEOUT}$

#### 8.4.4 Driver and Receiver Function

The TCAN1044A-Q1 logic I/Os support CMOS levels with respect to either  $V_{CC}$  for 5V systems (TCAN1044A-Q1) or  $V_{IO}$  for compatibility with MCUs that support 1.8V, 2.5V, 3.3V, or 5V systems (TCAN1044AV-Q1).

表 8-5. Driver Function Table

| Device Mode | TXD Input <sup>(1)</sup> | Bus Outputs    |                | Driven Bus State <sup>(2)</sup> |
|-------------|--------------------------|----------------|----------------|---------------------------------|
|             |                          | CANH           | CANL           |                                 |
| Normal      | Low                      | High           | Low            | Dominant                        |
|             | High or open             | High impedance | High impedance | Biased recessive                |
| Standby     | X                        | High impedance | High impedance | Biased to ground                |

(1) X = irrelevant

(2) For bus state and bias see 图 8-2 and 图 8-3

表 8-6. Receiver Function Table Normal and Standby Mode

| Device Mode | CAN Differential Inputs $V_{ID} = V_{CANH} - V_{CANL}$ | Bus State | RXD Pin                                                  |
|-------------|--------------------------------------------------------|-----------|----------------------------------------------------------|
| Normal      | $V_{ID} \geq 0.9V$                                     | Dominant  | Low                                                      |
|             | $0.5V < V_{ID} < 0.9V$                                 | Undefined | Undefined                                                |
|             | $V_{ID} \leq 0.5V$                                     | Recessive | High                                                     |
| Standby     | $V_{ID} \geq 1.15V$                                    | Dominant  | High<br>Low if a remote wake event occurred<br>See 图 8-5 |
|             | $0.4V < V_{ID} < 1.15V$                                | Undefined |                                                          |
|             | $V_{ID} \leq 0.4V$                                     | Recessive |                                                          |
| Any         | Open ( $V_{ID} \approx 0V$ )                           | Open      | High                                                     |

## 9 Application Information Disclaimer

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围，TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计，以确保系统功能。

### 9.1 Application Information

### 9.2 Typical Application

The TCAN1044A(V)-Q1 transceiver can be used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. [图 9-1](#) shows a typical configuration for 5V controller applications. The bus termination is shown for illustrative purposes.



图 9-1. Transceiver Application Using 5V IO Connections

#### 9.2.1 Design Requirements

##### 9.2.1.1 CAN Termination

Termination may be a single  $120\ \Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired then split termination may be used, see [图 9-2](#). Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.



图 9-2. CAN Bus Termination Concepts

### 9.2.2 Detailed Design Procedures

#### 9.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN1044A(V)-Q1

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. They made system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2016 specification the driver differential output is specified with a bus load that can range from  $50\ \Omega$  to  $65\ \Omega$  where the differential output must be greater than 1.5V. The TCAN1044A(V)-Q1 family is specified to meet the 1.5V requirement down to  $50\ \Omega$  and is specified to meet 1.4V differential output at  $45\ \Omega$  bus load. The differential input resistance of the TCAN1044A(V)-Q1 is a minimum of  $40k\ \Omega$ . If 100 TCAN1044A(V)-Q1 transceivers are in parallel on a bus, this is equivalent to a  $400\ \Omega$  differential load in parallel with the nominal  $60\ \Omega$  bus termination which gives a total bus load of approximately  $52\ \Omega$ . Therefore, the TCAN1044A(V)-Q1 family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets, and signal integrity. Thus a practical maximum number of nodes is often lower. Bus length may also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility the CAN network system designer must take the responsibility of good network design to ensure robust network operation.

Please refer to the application report [SLLA270: Controller Area Network Physical layer requirements](#). This document discusses in detail all system design physical layer parameters.



图 9-3. Typical CAN Bus

### 9.3 System Examples

The TCAN1044AV-Q1 CAN transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 1.8V, 2.5V, or 3.3V application is shown in [图 9-4](#). The bus termination is shown for illustrative purposes.



图 9-4. Typical Transceiver Application Using 1.8V, 2.5V, 3.3V IO Connections

### 9.4 Power Supply Recommendations

The TCAN1044A-Q1 transceiver is designed to operate with a main  $V_{CC}$  input voltage supply range between 4.5V and 5.5V.

The TCAN1044AV-Q1 implements an IO level shifting supply input,  $V_{IO}$ , designed for a range between 1.8V and 5.5V.

Both the  $V_{CC}$  and  $V_{IO}$  inputs must be well regulated. In addition to the power supply filtering a decoupling capacitance, typically 100nF, should be placed near the CAN transceiver's main  $V_{CC}$  and  $V_{IO}$  supply pins.

## 9.5 Layout

Robust and reliable CAN node design may require special layout techniques depending on the application and design requirements. Since transient disturbances have high frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design.

### 9.5.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and noise from propagating onto the board. This layout example shows a optional transient voltage suppression (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of the transceiver. This example also shows optional bus filter capacitors C4 and C5.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors should be placed as close as possible to the supply pins  $V_{CC}$  and  $V_{IO}$  of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

#### 备注

High-frequency current follows the path of least impedance and not the path of least resistance.

- This layout example shows how split termination could be implemented on the CAN node. The termination is split into two resistors, R2 and R3, with the center or split tap of the termination connected to ground via capacitor C3. Split termination provides common mode filtering for the bus. See [节 9.2.1.1](#), [节 8.3.4](#), and [方程式 2](#) for information on termination concepts and power ratings needed for the termination resistor(s).

### 9.5.2 Layout Example



图 9-5. Layout Example

## 10 Device and Documentation Support

### 10.1 接收文档更新通知

要接收文档更新通知，请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击 [通知](#) 进行注册，即可每周接收产品信息更改摘要。有关更改的详细信息，请查看任何已修订文档中包含的修订历史记录。

### 10.2 支持资源

[TI E2E™ 中文支持论坛](#) 是工程师的重要参考资料，可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题，获得所需的快速设计帮助。

链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的 [使用条款](#)。

### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 10.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序，可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 10.5 术语表

#### TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

## 11 Revision History

注：以前版本的页码可能与当前版本的页码不同

### Changes from Revision C (December 2021) to Revision D (October 2024) Page

|                                            |   |
|--------------------------------------------|---|
| • 从数据表标题和接头信息中删除了器件型号 TCAN1044AV-Q1。 ..... | 1 |
| • 将器件信息表更改为封装信息表.....                      | 1 |

### Changes from Revision B (October 2021) to Revision C (December 2021) Page

|                                                                               |    |
|-------------------------------------------------------------------------------|----|
| • Changed $I_{CC}$ (mA) to $I_{CC}$ ( $\mu$ A) in <a href="#">图 6-3</a> ..... | 10 |
| • Changed $I_{IO}$ (mA) to $I_{IO}$ ( $\mu$ A) in <a href="#">图 6-4</a> ..... | 10 |

### Changes from Revision A (July 2021) to Revision B (October 2021) Page

|                                       |   |
|---------------------------------------|---|
| • 删除了 D 和 DDF 封装的产品预览 (在器件信息表中) ..... | 1 |
|---------------------------------------|---|

### Changes from Revision \* (February 2021) to Revision A (July 2021) Page

|                            |   |
|----------------------------|---|
| • 将文档状态从：预告信息 更改为量产数据..... | 1 |
|----------------------------|---|

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins        | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TCAN1044ADDFRQ1       | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 2HGF                |
| TCAN1044ADDFRQ1.A     | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 2HGF                |
| TCAN1044ADRBRQ1       | Active        | Production           | SON (DRB)   8         | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 150   | 1044A               |
| TCAN1044ADRBRQ1.A     | Active        | Production           | SON (DRB)   8         | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 150   | 1044A               |
| TCAN1044ADRQ1         | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 1044A               |
| TCAN1044ADRQ1.A       | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 1044A               |
| TCAN1044AVDDFRQ1      | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 2HHF                |
| TCAN1044AVDDFRQ1.A    | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 2HHF                |
| TCAN1044AVDRBRQ1      | Active        | Production           | SON (DRB)   8         | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 150   | 1044AV              |
| TCAN1044AVDRBRQ1.A    | Active        | Production           | SON (DRB)   8         | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 150   | 1044AV              |
| TCAN1044AVDRQ1        | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 1044AV              |
| TCAN1044AVDRQ1.A      | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 150   | 1044AV              |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

---

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TCAN1044ADDFRQ1  | SOT-23-THIN  | DDF             | 8    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TCAN1044ADRBHQ1  | SON          | DRB             | 8    | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q1            |
| TCAN1044ADQRQ1   | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TCAN1044AVDDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TCAN1044AVDRBHQ1 | SON          | DRB             | 8    | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q1            |
| TCAN1044AVDRQRQ1 | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1044ADDFRQ1  | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1044ADRBRQ1  | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1044ADQRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TCAN1044AVDDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1044AVDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1044AVDRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# PACKAGE OUTLINE

DDF0008A



SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4222047/E 07/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.

## EXAMPLE BOARD LAYOUT

**DDF0008A**

## **SOT-23-THIN - 1.1 mm max height**

## PLASTIC SMALL OUTLINE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



## SOLDER MASK DETAILS

4222047/E 07/2024

#### NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DDF0008A

SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4222047/E 07/2024

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

**DRB 8**

**VSON - 1 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4203482/L

DRB0008J

PACKAGE OUTLINE  
VSON - 1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



4225036/A 06/2019

NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

## VSON - 1 mm max height

## PLASTIC QUAD FLAT PACK- NO LEAD

**DRB0008J**



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 20X



## SOLDER MASK DETAILS

4225036/A 06/2019

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

## EXAMPLE STENCIL DESIGN

## VSON - 1 mm max height

## PLASTIC QUAD FLAT PACK- NO LEAD

**DRB0008J**



## SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD  
81% PRINTED COVERAGE BY AREA  
SCALE: 20X

4225036/A 06/2019

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，TI 对此概不负责。

TI 提供的产品受 [TI 的销售条款](#) 或 [ti.com](#) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址：Texas Instruments, Post Office Box 655303, Dallas, Texas 75265

版权所有 © 2025, 德州仪器 (TI) 公司