







**TPS1663** 

ZHCSIV1F - SEPTEMBER 2018 - REVISED FEBRUARY 2023

# 具有可调节输出功率限制功能的 TPS1663x 60V、6A 电子保险丝

## 1 特性

ŦF

**Texas** 

工作电压为 4.5V 至 60V, ٠ 绝对最大值为 67V

INSTRUMENTS

- 集成式 60V、31m Ω R<sub>ON</sub> 热插拔 FET
- 可调电流限制为 0.6A 至 6A (±7%)
- 低静态电流,关断时为 21µA
- 可调节输出功率限制 (仅限 TPS16632 ) (±6%)
- 精度为 ±2% 的可调节 UVLO 和 OVP 切断 - 39V 固定最大过压钳位 ( 仅限 TPS16632 )
- 可调节输出压摆率控制,用于实现浪涌电流限制
  - 通过在器件加电期间进行热调节,为大型及未知 电容负载充电
- 电源正常输出 (PGOOD)
- 可选过流故障响应选项(自动重试和闭锁模式)
- 模拟电流监控器 (IMON) 输出 (±6%)
- 通过 UL 2367 认证
  - 文件编号 E169910
  - RILIM  $\geq$  3k  $\Omega$
- 通过 IEC 62368-1 认证
- 提供功能安全 - 有助于进行功能安全系统设计的文档
- 采用易于使用的 24 引脚 VQFN 封装

# 2 应用

- 工厂自动化和控制 PLC、DCS、HMI、I/O 模 块、传感器集线器
- 电机驱动器 CNC、编码器电源
- 电子断路器
- 电信无线电
- 工业打印机



简化原理图

# 3 说明

TPS1663x 是一款易于使用的正极 60V、6A 电子保险 丝,具有一个  $31m\Omega$  的集成式 FET。可提供对负载、 电源和电子保险丝本身的保护以及可调特性,例如精确 的过流保护、快速短路保护、输出压摆率控制、过压保 护和欠压锁定。TPS16332器件集成了可调节输出功率 限制 (PLIM) 功能,可简化并实现对诸如 IEC61010-1 和 UL1310 等标准的遵从。该器件还具有可调节过流 保护功能。可以使用 PGOOD 来启用和禁用下游直流/ 直流转换器控制。

借助关断引脚,可以从外部控制内部 FET 的启用和禁 用以及将器件置于低电流关断模式。为实现系统状态监 视和下游负载控制,该器件提供了故障和精确的电流监 视器输出。MODE 引脚可用于在两种限流故障响应 (闭锁自动重试)之间灵活地对器件进行配置。

这些器件采用 4mm × 4mm 24 引脚 VQFN 封装,额定 温度范围为 - 40°C 至 +125°C。

| 封装信息 |
|------|
|------|

| 器件型号                 | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |
|----------------------|-------------------|-----------------|
| TPS16630<br>TPS16632 | VQFN (24)         | 4.00mm × 4.00mm |
| TPS16630             | HTSSOP (20)       | 6.50mm x 4.40mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 录。



TPS16632 的输出功率限制性能





# **Table of Contents**

| 1 | 特性1                                  | 1 |
|---|--------------------------------------|---|
| 2 | 应用1                                  | 1 |
| 3 | 说明1                                  | 1 |
| 4 | Revision History                     | 2 |
| 5 | Device Comparison Table              | 3 |
|   | Pin Configuration and Functions      |   |
| 7 | Specifications                       | 5 |
|   | 7.1 Absolute Maximum Ratings         | 5 |
|   | 7.2 ESD Ratings                      |   |
|   | 7.3 Recommended Operating Conditions | 5 |
|   | 7.4 Thermal Information              |   |
|   | 7.5 Electrical Characteristics       |   |
|   | 7.6 Timing Requirements              |   |
|   | 7.7 Typical Characteristics          |   |
|   | Parameter Measurement Information12  |   |
| 9 | Detailed Description13               |   |
|   | 9.1 Overview                         |   |
|   | 9.2 Functional Block Diagram14       | 1 |
|   |                                      |   |

| 9.3 Feature Description                 | 15              |
|-----------------------------------------|-----------------|
| 9.4 Device Functional Modes             | <mark>23</mark> |
| 10 Application and Implementation       | 24              |
| 10.1 Application Information            | <mark>24</mark> |
| 10.2 Typical Application                | <mark>24</mark> |
| 10.3 System Examples                    | 27              |
| 10.4 Power Supply Recommendations       |                 |
| 10.5 Layout                             | <mark>28</mark> |
| 11 Device and Documentation Support     | 32              |
| 11.1 Documentation Support              | 32              |
| 11.2 接收文档更新通知                           | 32              |
| 11.3 支持资源                               | 32              |
| 11.4 Trademarks                         | 32              |
| 11.5 静电放电警告                             | 32              |
| 11.6 术语表                                |                 |
| 12 Mechanical, Packaging, and Orderable |                 |
| Information                             |                 |
|                                         |                 |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| C | hanges from Revision E (March 2020) to Revision F (February 2023)                                   | Page           |
|---|-----------------------------------------------------------------------------------------------------|----------------|
| • | 更新了整个文档中的表格、图和交叉参考的编号格式                                                                             | 1              |
| • | 向 <i>特性</i> 部分添加了"提供功能安全型"要点                                                                        |                |
|   |                                                                                                     |                |
| С | hanges from Revision D (August 2019) to Revision E (March 2020)                                     | Page           |
| • | 已将待定的 UL 2367 和 UL 60950 认证更改为通过 UL 2367 认证                                                         | 1              |
| • | 向 <i>特性</i> 部分添加了"通过 IEC 62368-1 认证"                                                                | 1              |
| С | hanges from Revision C (March 2019) to Revision D (August 2019)                                     | Page           |
| • | 更改了                                                                                                 | 1              |
| • | 更改了                                                                                                 |                |
| • | Changed the Absolute Maximum Ratings IN, P_IN, OUT, UVLO, FLT, PGOOD maximum input voltage.         |                |
| • | Added T <sub>A</sub> = 25°C to the Absolute Maximum Ratings IN, P_IN (10ms transient) input voltage |                |
| • | Changed the V <sub>(OVPF)</sub> maximum in <i>Electrical Characteristics</i>                        |                |
| • | Changed V <sub>(SEL_PLIM)</sub> , I <sub>(PLIM)</sub> , and I <sub>(dVdT)</sub> minimum and maximum |                |
| • | Changed the P <sub>(PLIM)</sub> minimum, typical, and maximum                                       | <mark>6</mark> |
| С | hanges from Revision B (December 2018) to Revision C (March 2019)                                   | Page           |
| • | 将"预告信息"更改为"量产数据"                                                                                    | 1              |
| С | hanges from Revision A (October 2018) to Revision B (December 2018)                                 | Page           |
| • | Updated the TPS16632 RGE Package VQFN                                                               | 3              |
| • | Updated Functional Block Diagram                                                                    |                |
| • | Updated Layout Example                                                                              |                |
| С | hanges from Revision * (September 2018) to Revision A (October 2018)                                | Page           |
| • | 更改了封装信息                                                                                             | 1              |



#### **5** Device Comparison Table

| PART NUMBER | OVERVOLTAGE PROTECTION                  | ADJUSTABLE OUTPUT POWER LIMITING |
|-------------|-----------------------------------------|----------------------------------|
| TPS16630    | Overvoltage cutoff, adjustable          | No                               |
| TPS16632    | Overvoltage clamp, fixed (39-V maximum) | Yes                              |

# **6** Pin Configuration and Functions



图 6-1. TPS16630 RGE Package, 24-Pin VQFN (Top View)







#### 表 6-1. Pin Functions

| PIN PIN           |      |                |             |         |                                                                                                                                                                                                                                                                         |
|-------------------|------|----------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS16630 TPS16632 |      | TYPE#<br>none# | DESCRIPTION |         |                                                                                                                                                                                                                                                                         |
| NAME              | VQFN | HTSSOP         | VQFN        | _ none# |                                                                                                                                                                                                                                                                         |
|                   | 1    | 1              | 1           |         |                                                                                                                                                                                                                                                                         |
| IN                | 2    | 2              | 2           | Р       | Power input. Connects to the DRAIN of the internal FET.                                                                                                                                                                                                                 |
|                   | _    | 3              | _           | _       |                                                                                                                                                                                                                                                                         |
| P_IN              | 5    | 6              | 5           | Р       | Supply voltage of the device. Always connect P_IN to IN directly.                                                                                                                                                                                                       |
| UVLO              | 6    | 7              | 6           | I       | Input for setting the programmable undervoltage lockout threshold.<br>An undervoltage event turns off the internal FET and asserts FLT to<br>indicate the power-failure.                                                                                                |
| OVP               | 7    | 8              | _           | I       | Input for setting the adjustable overvoltage protection threshold (for TPS16630 only). An overvoltage event turns off the internal FET and asserts FLT to indicate the overvoltage fault.                                                                               |
| PLIM              | _    | _              | 7           | I       | Input for setting the adjustable output power limiting threshold (TPS16632 Only). Connect a resistor across PLIM to GND to set the output power limit. Connect PLIM to GND if PLIM feature is not used. See <i>Output Power Limiting, PLIM (TPS16632 Only)</i> section. |
| GND               | 8    | 9              | 8           | _       | Connect GND to system ground.                                                                                                                                                                                                                                           |
| dVdT              | 9    | 10             | 9           | I/O     | A capacitor from this pin to GND sets output voltage slew rate.<br>Leaving this pin floating enables device power up in thermal<br>regulation resulting in fast output charge. See the <i>Hot Pug-In and In-</i><br><i>Rush Current Control</i> section.                |
| ILIM              | 10   | 11             | 10          | I/O     | A resistor from this pin to GND sets the overload limit. See Overload and Short Circuit Protection section.                                                                                                                                                             |
| MODE              | 11   | 12             | 11          | I       | Mode selection pin for Overload fault response. See the <i>Device Functional Modes</i> section.                                                                                                                                                                         |
| SHDN              | 12   | 13             | 12          | I       | Shutdown pin. Pulling SHDN low makes the device to enter into low power shutdown mode. Cycling SHDN pin voltage resets the device that has latched off due to a fault condition.                                                                                        |
| IMON              | 13   | 14             | 13          | 0       | Analog current monitor output. This pin sources a scaled down ratio<br>of current through the internal FET. A resistor from this pin to GND<br>converts current to proportional voltage. If unused, leave it floating.                                                  |
| FLT               | 14   | 15             | 14          | 0       | Fault event indicator. This pin is an open drain output. If unused, leave floating or connect to GND.                                                                                                                                                                   |
| PGOOD             | 16   | 16             | 16          | 0       | Active High. A high indicates that the internal FET is enhanced.<br>PGOOD goes low when the internal FET is turned OFF during a fault<br>or when SHDN is pulled low. If PGOOD is unused, then connect to<br>GND or leave it floating.                                   |
|                   | 17   | 18             | 17          |         |                                                                                                                                                                                                                                                                         |
| OUT               | 18   | 19             | 18          | Р       | Power output of the device.                                                                                                                                                                                                                                             |
|                   | _    | 20             | _           |         |                                                                                                                                                                                                                                                                         |
|                   | 3    | 4              | 3           |         |                                                                                                                                                                                                                                                                         |
|                   | 4    | 5              | 4           |         |                                                                                                                                                                                                                                                                         |
|                   | 15   | 17             | 15          |         |                                                                                                                                                                                                                                                                         |
|                   | 19   |                | 19          |         |                                                                                                                                                                                                                                                                         |
| N.C               | 20   | —              | 20          | —       | No connect.                                                                                                                                                                                                                                                             |
|                   | 21   | _              | 21          |         |                                                                                                                                                                                                                                                                         |
|                   | 22   | _              | 22          |         |                                                                                                                                                                                                                                                                         |
|                   | 23   | —              | 23          |         |                                                                                                                                                                                                                                                                         |
|                   | 24   | —              | 24          |         |                                                                                                                                                                                                                                                                         |
| PowerPAD™         |      |                |             | _       | Connect PowerPAD to GND plane for heat sinking. Do not use<br>PowerPAD as the only electrical connection to GND.                                                                                                                                                        |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                   |                                | MIN   | MAX                | UNIT |
|---------------------------------------------------------------------------------------------------|--------------------------------|-------|--------------------|------|
| IN, P_IN, OUT, UVLO, FLT, PGOOD                                                                   |                                | - 0.3 | 67                 |      |
| IN, P_IN (10-ms transient), T <sub>A</sub> = 25 $^{\circ}$ C                                      | Input Voltage                  | - 0.3 | 75                 | V    |
| OVP, dVdT, IMON, MODE, SHDN,<br>ILIM                                                              |                                | - 0.3 | 5.5                |      |
| I <sub>FLT</sub> , I <sub>dVdT</sub> , I <sub>PGOOD</sub>                                         | Sink current                   |       | 10                 | mA   |
| I <sub>dVdT</sub> , I <sub>ILIM</sub> , I <sub>PLIM</sub> , I <sub>MODE</sub> , I <sub>SHDN</sub> | Source current                 |       | Internally limited |      |
| т.                                                                                                | Operating Junction temperature | - 40  | 150                |      |
| I J                                                                                               | Transient junction temperature | - 65  | T <sub>(TSD)</sub> | °C   |
| T <sub>stg</sub>                                                                                  | Storage temperature            | - 65  | 150                |      |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                                            |                                                                                 |                                                                                          | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                                    | V     |      |
| V <sub>(ESD)</sub>                         |                                                                                 | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN  | NOM | MAX | UNIT |
|-----------------------|--------------------------------|------|-----|-----|------|
| IN, P_IN              |                                | 4.5  |     | 60  |      |
| OUT, UVLO, PGOOD, FLT |                                | 0    |     | 60  | V    |
| OVP, dVdT, IMON, MODE | Input voltage                  | 0    |     | 4   | v    |
| SHDN                  |                                | 0    |     | 5   |      |
| ILIM                  |                                | 3    |     | 30  |      |
| PLIM                  | Resistance                     | 60.4 |     | 150 | kΩ   |
| IMON                  |                                | 1    |     |     |      |
| IN, P_IN, OUT         |                                | 0.1  |     |     | μF   |
| dVdT                  | External capacitance           | 10   |     |     | nF   |
| TJ                    | Operating junction temperature | - 40 | 25  | 125 | °C   |

#### 7.4 Thermal Information

|                               |                                           | TPS        | TPS1663      |      |  |
|-------------------------------|-------------------------------------------|------------|--------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                           | RGE (VSON) | PWP (HTSSOP) | UNIT |  |
|                               |                                           | 24 PINS    | 20 PINS      | 1    |  |
| R <sub>θ JA</sub>             | Junction-to-ambient thermal resistance    | 31.4       | 32.2         | °C/W |  |
| R <sub>0</sub> JC(top)        | Junction-to-case (top) thermal resistance | 23.2       | 23.4         | °C/W |  |
| R <sub>0</sub> JB             | Junction-to-board thermal resistance      | 10.2       | 10           | °C/W |  |

Copyright © 2023 Texas Instruments Incorporated



#### 7.4 Thermal Information (continued)

| THERMAL METRIC <sup>(1)</sup> |                                              | TPS        | TPS1663      |      |  |
|-------------------------------|----------------------------------------------|------------|--------------|------|--|
|                               |                                              | RGE (VSON) | PWP (HTSSOP) | UNIT |  |
|                               |                                              | 24 PINS    | 20 PINS      |      |  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.3        | 0.3          | °C/W |  |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 10.2       | 9.9          | °C/W |  |
| R <sub>0</sub> JC(bot)        | Junction-to-case (bottom) thermal resistance | 2.8        | 3.6          | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

 $\begin{array}{l} -40^{\circ}\text{C} \leqslant \text{T}_{\text{A}} = \text{T}_{\text{J}} \leqslant +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P\_IN})} < 60 \ \text{V}, \ \text{V}_{(\text{ SHDN})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k} \ \Omega, \ \text{IMON} = \text{PGOOD} = \ \overline{\text{FLT}} = \text{OPEN}, \\ \hline \text{C}_{(\text{OUT})} = 1 \ \mu \ \text{F}, \ \text{C}_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))} \end{array}$ 

| -(001)                                  | PARAMETER                               | TEST CONDITIONS                                                                                                                                                                             | MIN   | TYP                 | MAX   | UNIT |
|-----------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|-------|------|
| SUPPLY VOLT                             | AGE                                     | 1                                                                                                                                                                                           |       |                     |       |      |
| V <sub>(IN)</sub> , V <sub>(P_IN)</sub> | Operating input voltage                 |                                                                                                                                                                                             | 4.5   |                     | 60    | V    |
| IQ <sub>(ON)</sub>                      | Supply current                          | Enabled: V <sub>(SHDN)</sub> = 2 V                                                                                                                                                          |       | 1.38                | 1.7   | mA   |
| IQ <sub>(OFF)</sub>                     | Supply current                          | V <sub>(SHDN)</sub> = 0 V                                                                                                                                                                   |       | 21                  | 60    | μA   |
| V <sub>(OVC)</sub>                      | Over voltage clamp                      | TPS16632 only, $V_{(IN)}$ > 40 V, $I_{(OUT)}$ = 1 mA                                                                                                                                        | 35.7  | 36.6                | 39    | V    |
| UNDERVOLTA                              | GE LOCKOUT (UVLO) INPUT                 |                                                                                                                                                                                             |       |                     |       |      |
| V <sub>(UVLOR)</sub>                    | UVLO threshold voltage, rising          |                                                                                                                                                                                             | 1.176 | 1.2                 | 1.224 | V    |
| V <sub>(UVLOF)</sub>                    | UVLO threshold voltage, falling         |                                                                                                                                                                                             | 1.09  | 1.122               | 1.15  | V    |
| I <sub>(UVLO)</sub>                     | UVLO Input leakage current              | $0 \text{ V} \leqslant \text{V}_{(\text{UVLO})} \leqslant 60 \text{ V}$                                                                                                                     | - 150 | 8                   | 150   | nA   |
| OVERVOLTAG                              | E PROTECTION (OVP) INPUT                |                                                                                                                                                                                             |       |                     |       |      |
| V <sub>(OVPR)</sub>                     | over-voltage threshold voltage, rising  |                                                                                                                                                                                             | 1.176 | 1.2                 | 1.224 | V    |
| V <sub>(OVPF)</sub>                     | over-voltage threshold voltage, falling |                                                                                                                                                                                             | 1.09  | 1.122               | 1.15  | V    |
| I <sub>(OVP)</sub>                      | OVP Input leakage current               | $0 V \leqslant V_{(OVP)} \leqslant 4 V$                                                                                                                                                     | - 150 | 0                   | 150   | nA   |
| CURRENT LIM                             | IT PROGRAMMING (ILIM)                   |                                                                                                                                                                                             |       |                     |       |      |
| I <sub>(OL)</sub>                       | Over Load current limit                 | $R_{(ILIM)} = 30 \text{ k} \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                                                                                                   | 0.54  | 0.6                 | 0.66  | Α    |
|                                         |                                         | $R_{(ILIM)} = 9 \ k \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 \ V$                                                                                                                                | 1.84  | 2                   | 2.16  | А    |
|                                         |                                         | $R_{(ILIM)} = 4.02 \text{ k} \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                                                                                                 | 4.185 | 4.5                 | 4.815 | А    |
|                                         |                                         | $R_{(ILIM)} = 3 k \Omega, V_{(IN)} - V_{(OUT)} = 1 V$                                                                                                                                       | 5.58  | 6                   | 6.42  | Α    |
| I <sub>(FASTRIP)</sub>                  | Fast-trip comparator threshold          |                                                                                                                                                                                             |       | 2xI <sub>(OL)</sub> |       | Α    |
| I <sub>(SCP)</sub>                      | Short Circuit Protect current           |                                                                                                                                                                                             |       | 45                  |       | А    |
| OUTPUT POW                              | ER LIMITING CONTROL (PLIM) INPUT -      | TPS16632 ONLY                                                                                                                                                                               |       |                     | I     |      |
| V <sub>(SEL_PLIM)</sub>                 | Power Limit Feature select threshold    |                                                                                                                                                                                             | 180   | 210                 | 240   | mV   |
| I <sub>(PLIM)</sub>                     | PLIM sourcing current                   | V <sub>(PLIM)</sub> = 0 V                                                                                                                                                                   | 4.4   | 5.02                | 5.6   | μA   |
| 5                                       | Max Output neuver                       | R <sub>(PLIM)</sub> = 100 kΩ                                                                                                                                                                | 94    | 100                 | 106   | W    |
| P <sub>(PLIM)</sub>                     | Max Output power                        | $R_{(PLIM)} = 150 \text{ k}\Omega^{(1)}$                                                                                                                                                    | 141.9 | 151                 | 160.1 | W    |
| PASS FET OU                             | TPUT (OUT)                              |                                                                                                                                                                                             |       |                     | 1     |      |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | $0.6 \text{ A} \leq I_{(OUT)} \leq 6 \text{ A}, T_{J} = 25^{\circ}\text{C}$                                                                                                                 | 26    | 30.44               | 34.5  | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | $0.6 \text{ A} \leq I_{(OUT)} \leq 6 \text{ A}, T_{J} = 85^{\circ}\text{C}$                                                                                                                 | 33    |                     | 45    | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance           | $\begin{array}{c} 0.6 \text{ A} \leqslant \text{I}_{(\text{OUT})} \leqslant 6 \text{ A}, \ -40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant \\ +125^{\circ}\text{C} \end{array}$ | 19    | 30.44               | 53    | mΩ   |
| OUTPUT RAM                              | P CONTROL (dVdT)                        | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                       |       |                     |       |      |
| I <sub>(dVdT)</sub>                     | dVdT charging current                   | $V_{(dVdT)} = 0 V$                                                                                                                                                                          | 1.775 | 2                   | 2.225 | μA   |

Copyright © 2023 Texas Instruments Incorporated

## 7.5 Electrical Characteristics (continued)

 $-40^{\circ}C \leq T_{A} = T_{J} \leq +125^{\circ}C$ , 4.5 V < V<sub>(IN)</sub> = V<sub>(P\_IN)</sub> < 60 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 k  $\Omega$ , IMON = PGOOD =  $\overline{FLT}$  = OPEN, C<sub>(OUT)</sub> = 1  $\mu$  F, C<sub>(dVdT)</sub> = OPEN. (All voltages referenced to GND, (unless otherwise noted))

|                        | PARAMETER                                           | TEST CONDITIONS                                                       | MIN   | TYP             | MAX   | UNIT |
|------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-------|-----------------|-------|------|
| GAIN <sub>(dVdT)</sub> | dVdT to OUT gain                                    | V <sub>(OUT)</sub> /V <sub>(dVdT)</sub>                               | 23.5  | 25              | 26    | V/V  |
| V <sub>(dVdTmax)</sub> | dVdT maximum capacitor voltage                      |                                                                       | 3.8   | 4.17            | 4.75  | V    |
| R <sub>(dVdT)</sub>    | dVdT discharging resistance                         |                                                                       | 10    | 16.6            | 26.6  | Ω    |
| CURRENT MO             | NITOR OUTPUT (IMON)                                 |                                                                       |       |                 |       |      |
| CAIN Coin factor I I   | $0.6 \text{ A} \leqslant I_{(OUT)} < 2 \text{ A}$   | 25.66                                                                 | 27.9  | 30.14           | µA/A  |      |
| GAIN <sub>(IMON)</sub> | Gain factor I <sub>(IMON)</sub> :I <sub>(OUT)</sub> | $2 \text{ A} \leqslant \text{I}_{(\text{OUT})} \leqslant 6 \text{ A}$ | 26.22 | 27.9            | 29.58 | µA/A |
| LOW IQ SHUTI           | DOWN ( SHDN) INPUT                                  |                                                                       | 1     |                 |       |      |
| V( SHDN)               | Open circuit voltage                                | I <sub>(SHDN)</sub> = 0.1 μA                                          | 2.48  | 2.7             | 3.3   | V    |
| V <sub>(SHUTF)</sub>   | SHDN threshold voltage for low IQ shutdown, falling |                                                                       | 0.8   |                 |       | V    |
| V <sub>(SHUTR)</sub>   | SHDN threshold rising                               |                                                                       |       |                 | 2     | V    |
| I( SHDN)               | Leakage current                                     | V <sub>(SHDN)</sub> = 0 V                                             | - 10  |                 |       | μA   |
| FAULT FLAG (           | FLT): ACTIVE LOW                                    |                                                                       | 1     |                 | I     |      |
| R <sub>(FLT)</sub>     | FLT Pull-down resistance                            |                                                                       | 36    | 70              | 130   | Ω    |
| I <sub>(FLT)</sub>     | FLT Input leakage current                           | $0 \text{ V} \leq \text{V}_{(\text{ FLT})} \leq 60 \text{ V}$         | - 150 | 6               | 150   | nA   |
| POWER GOOD             | ) (PGOOD)                                           |                                                                       |       |                 |       |      |
| R <sub>(PGOOD)</sub>   | PGOOD Pull-down resistance                          |                                                                       | 36    | 70              | 130   | Ω    |
| I <sub>(PGOOD)</sub>   | PGOOD Input leakage current                         | $0 \text{ V} \leqslant \text{V}_{(PGOOD)} \leqslant 60 \text{ V}$     | - 150 | 6               | 150   | nA   |
| THERMAL PRO            | DTECTION                                            |                                                                       |       |                 |       |      |
| T <sub>(J_REG)</sub>   | Thermal regulation set point                        |                                                                       | 136   | 145             | 154   | °C   |
| T <sub>(TSD)</sub>     | Thermal shutdown (TSD) threshold, rising            |                                                                       |       | 165             |       | °C   |
| T <sub>(TSDhyst)</sub> | TSD hysteresis                                      |                                                                       |       | 11              |       | °C   |
| MODE                   |                                                     | •                                                                     |       |                 | I     |      |
|                        |                                                     | MODE = Open                                                           |       | Latch           |       |      |
| MODE_SEL               | Mode selection                                      | MODE = Short to GND                                                   |       | Auto -<br>Retry |       |      |

(1) Parameter specified by design and characterization, not tested in production

## 7.6 Timing Requirements

 $-40^{\circ}C \leq T_A = T_J \leq +125^{\circ}C$ ,  $4.5 \text{ V} < V_{(IN)} = V_{(P_IN)} < 60 \text{ V}$ ,  $V_{(SHDN)} = 2 \text{ V}$ ,  $R_{(ILIM)} = 30 \text{ k}\Omega$ , IMON = PGOOD =  $\overline{FLT}$  = OPEN,  $C_{(OUT)} = 1 \mu F$ ,  $C_{(dVdT)}$  = OPEN. (All voltages referenced to GND, (unless otherwise noted))

|                                     | PARAMETER                        | TEST CONDITIONS                                                                                                                                                                                                                                          | MIN | NOM                                    | MAX | UNIT |  |
|-------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|-----|------|--|
| UVLO INPUT (UVLO)                   |                                  |                                                                                                                                                                                                                                                          |     |                                        |     |      |  |
| UVLO_t <sub>on(dly)</sub>           | UVLO switch turnon delay         | $\begin{array}{l} \text{UVLO} \uparrow \ (100 \text{ mV above } V_{(\text{UVLOR})}) \text{ to} \\ \text{V}_{(\text{OUT})} = 100 \text{ mV}, \ \text{C}_{(\text{dVdT})} \geqslant 10 \text{ nF}, \\ [\text{C}_{(\text{dVdT})} \text{ in nF}] \end{array}$ |     | 742 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |  |
| UVLO_t <sub>off(dly)</sub>          | UVLO switch turnoff delay        | UVLO ↓ (20 mV below V <sub>(UVLOF)</sub> ) to FLT<br>↓                                                                                                                                                                                                   | 9   | 11                                     | 16  | μs   |  |
| t <sub>UVLO_FLT(dly)</sub>          | UVLO to Fault de-assertion delay | UVLO↑ to FLT ↑ delay                                                                                                                                                                                                                                     | 500 | 617                                    | 700 | μs   |  |
| OVER VOLTAGE PROTECTION INPUT (OVP) |                                  |                                                                                                                                                                                                                                                          |     |                                        |     |      |  |
| OVP_t <sub>off(dly)</sub>           | OVP switch turnOFF delay         | OVP $\uparrow$ (20 mV above V <sub>(OVPR)</sub> ) to $\overline{FLT}$                                                                                                                                                                                    | 8.5 | 11                                     | 14  | μs   |  |



## 7.6 Timing Requirements (continued)

 $\begin{array}{l} -40^{\circ}\text{C} \leqslant \text{T}_{\text{A}} = \text{T}_{\text{J}} \leqslant +125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{(\text{IN})} = \text{V}_{(\text{P\_IN})} < 60 \ \text{V}, \ \text{V}_{(\ \overline{\text{SHDN}})} = 2 \ \text{V}, \ \text{R}_{(\text{ILIM})} = 30 \ \text{k} \ \Omega, \ \text{IMON} = \text{PGOOD} = \ \overline{\text{FLT}} = \text{OPEN}, \\ \hline C_{(\text{OUT})} = 1 \ \ \mu \ \text{F}, \ C_{(\text{dVdT})} = \text{OPEN}. \ \text{(All voltages referenced to GND, (unless otherwise noted))} \end{array}$ 

|                               | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                                                        | MIN  | NOM                                    | MAX | UNIT |
|-------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|-----|------|
| OVP_t <sub>on(dly)</sub>      | OVP switch disable delay                                      | $\begin{array}{l} \text{OVP} \downarrow \mbox{ (100 mV below } V_{(\text{OVPF})} \mbox{) to FET} \\ \text{ON} \mbox{ , }  C_{(dVdT)} \geqslant 10 \mbox{ nF, } [C_{(dVdT)} \mbox{ in nF]} \end{array}$ |      | 150 +<br>49.5 x<br>C <sub>(dVdT)</sub> |     | μs   |
| t <sub>OVC(dly)</sub>         | Maximum duration in over voltage clamp operation              | TPS16632 only                                                                                                                                                                                          |      | 162                                    |     | ms   |
| OVC_t <sub>FLT(dly)</sub>     | FLT assertion delay in over voltage clamp operation           | TPS16632 only                                                                                                                                                                                          |      | 617                                    |     | μs   |
| SHUTDOWN CO                   | NTROL INPUT ( SHDN)                                           |                                                                                                                                                                                                        |      |                                        | ľ   |      |
| t <sub>SD(dly)</sub>          | SHUTDOWN entry delay                                          | SHDN ↓ (below V <sub>(SHUTF)</sub> ) to FET OFF                                                                                                                                                        | 0.8  | 1                                      | 1.5 | μs   |
| CURRENT LIMIT                 |                                                               | · · · · ·                                                                                                                                                                                              |      |                                        |     |      |
| +                             | Hot-short response time                                       | I <sub>(OUT)</sub> > I <sub>(SCP)</sub>                                                                                                                                                                |      | 1                                      |     | μs   |
| t <sub>FASTTRIP(dly)</sub>    | Soft short response                                           | $I_{(FASTTRIP)} < I_{(OUT)} < I_{(SCP)}$                                                                                                                                                               | 2.2  | 3.2                                    | 4.5 | μs   |
| t <sub>CL_PLIM(dly)</sub>     | Maximum duration in current & (power limiting: TPS16632 Only) |                                                                                                                                                                                                        | 129  | 162                                    | 202 | ms   |
| t <sub>CL_PLIM_FLT(dly)</sub> | FLT delay in current & (power limiting:<br>TPS16632 Only)     |                                                                                                                                                                                                        | 1.09 | 1.3                                    | 1.6 | ms   |
| OUTPUT RAMP                   | CONTROL (dVdT)                                                |                                                                                                                                                                                                        |      |                                        |     |      |
| t <sub>(FASTCHARGE)</sub>     | Output ramp time in fast charging                             | $ \begin{vmatrix} C_{(dVdT)} = \text{Open, } 10\% \text{ to } 90\% \\ V_{(OUT)}, \ C_{(OUT)} = 1 \ \mu\text{F}; \ V_{(IN)} = 24V \end{vmatrix} $                                                       | 350  | 495                                    | 700 | μs   |
| t <sub>(dVdT)</sub>           | Output ramp time                                              | $C_{(dVdT)} = 22 \text{ nF}, 10\% \text{ to } 90\%$<br>V <sub>(OUT)</sub> , V <sub>(IN)</sub> = 24 V                                                                                                   |      | 8.35                                   |     | ms   |
| POWER GOOD (                  | PGOOD)                                                        |                                                                                                                                                                                                        |      |                                        |     |      |
| t <sub>PGOODR</sub>           | PGOOD delay (deglitch) time                                   | Rising edge                                                                                                                                                                                            | 8    | 11.5                                   | 13  | ms   |
| t <sub>PGOODF</sub>           | PGOOD delay (deglitch) time                                   | Falling edge                                                                                                                                                                                           | 8    | 10                                     | 13  | ms   |
| THERMAL PROT                  | ECTION                                                        | · · · ·                                                                                                                                                                                                |      |                                        | I   |      |
| t <sub>(TSD_retry)</sub>      | Retry delay in TSD                                            | MODE = GND                                                                                                                                                                                             | 500  | 648                                    | 800 | ms   |
| t <sub>(Treg_timeout)</sub>   | Thermal Regulation Timeout                                    |                                                                                                                                                                                                        | 1.1  | 1.25                                   | 1.5 | S    |
|                               |                                                               |                                                                                                                                                                                                        |      |                                        |     |      |



## 7.7 Typical Characteristics

 $-40^{\circ}C \leq T_A = T_J \leq +125^{\circ}C$ ,  $V_{(IN)} = V_{(P_IN)} = 24$  V,  $V_{(SHDN)} = 2$  V,  $R_{(ILIM)} = 30$  k  $\Omega$ , IMON = PGOOD =  $\overline{FLT}$  = OPEN,  $C_{(OUT)} = 1$   $\mu$  F,  $C_{(dVdT)} = OPEN$  (unless stated otherwise)





## 7.7 Typical Characteristics (continued)

 $-40^{\circ}C \leq T_A = T_J \leq +125^{\circ}C$ ,  $V_{(IN)} = V_{(P_IN)} = 24$  V,  $V_{(SHDN)} = 2$  V,  $R_{(ILIM)} = 30$  k  $\Omega$ , IMON = PGOOD =  $\overline{FLT}$  = OPEN,  $C_{(OUT)} = 1$   $\mu$  F,  $C_{(dVdT)} =$  OPEN (unless stated otherwise)





## 7.7 Typical Characteristics (continued)

 $-40^{\circ}C \leq T_A = T_J \leq +125^{\circ}C$ ,  $V_{(IN)} = V_{(P_IN)} = 24$  V,  $V_{(SHDN)} = 2$  V,  $R_{(ILIM)} = 30$  k  $\Omega$ , IMON = PGOOD =  $\overline{FLT}$  = OPEN,  $C_{(OUT)} = 1$   $\mu$  F,  $C_{(dVdT)} = OPEN$  (unless stated otherwise)





## **8 Parameter Measurement Information**









OVP\_t<sub>ON(dly)</sub>





time

 $I_{(OL)}$ 

 $t_{\text{CL\_PLIM}(\text{dly})}$ 

▶ ◄

t<sub>FASTRIP(dly)</sub>

(FASTRIP)

 $I_{(OUT)}$ 

0



# 9 Detailed Description

### 9.1 Overview

The TPS1663x is a family of 60-V industrial eFuses. The device provides robust protection for all systems and applications powered from 4.5 V to 60 V. For hot-pluggable boards, the device provides hot-swap power management with in-rush current control and programmable output voltage slew rate features using the dVdT pin. Load, source, and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The 60-V maximum DC operating and 62-V absolute maximum voltage rating enables system protection from 60-V DC input supply faults from industrial SELV power supplies. The precision overcurrent limit ( $\pm$ 7% at 6 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 1 µs (typical) immediately isolates the faulty load from the input supply when a short circuit is detected.

The TPS16632 device integrate adjustable output power limiting (PLIM) functionality that simplifies the system design requiring compliance in accordance to standards like IEC61010-1 and UL1310.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault signal for the downstream system. The device's overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip.

Additional features of the TPS1663x include:

- ±6% current monitor output (IMON) for health monitoring of the system
- A choice of latch off or automatic restart mode response during current limit, power limit, and thermal fault using MODE pin
- PGOOD indicator output
- Overtemperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for supply brown-out and overvoltage faults
- Enable and Disable control from an MCU using SHDN pin



## 9.2 Functional Block Diagram







## 9.3 Feature Description

#### 9.3.1 Hot Plug-In and In-Rush Current Control

The devices are designed to control the in-rush current upon insertion of a card into a live backplane or other *hot* power source. This design limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of 24 V/500  $\mu$ s can be achieved by leaving dVdT pin floating. The inrush current can be calculated using  $\pi R \gtrsim 1$ .

$$I = C \times \frac{dV}{dT} \ge I(\text{INRUSH}) = C(\text{OUT}) \times \frac{V(\text{IN})}{t dV dT}$$
(1)

where

$$t_{\rm dVdT} = 20.8 \times 10^3 \times V_{\rm (IN)} \times C_{\rm (dVdT)}$$

(2)



图 9-1 illustrates in-rush current control performance of the device during Hot Plug-In.



#### 图 9-1. Hot Plug In and In-Rush Current Control at 24-V Input

#### 9.3.1.1 Thermal Regulation Loop

The average power dissipation within the eFuse during power up with a capacitive load can be calculated using 方程式 3.

 $P_{D(\text{INRUSH})} = 0.5 \times V(\text{IN}) \times I(\text{INRUSH})$ 

(3)

System designs requiring to charge large output capacitors rapidly can result in an operating point that exceeds the power dissipation versus time boundary limits of the device defined by  $\mathbb{X}$  7-13 characteristic curve. This event can result in increase in junction temperature beyond the device's maximum allowed junction temperature. To keep the junction temperature within the operating range, the thermal regulation control loop regulates the junction temperature at T<sub>(J\_REG)</sub>, 145°C (typical) by controlling the inrush current profile and thereby limiting the power dissipation within the device automatically. An internal 1.25 sec (typical), t<sub>(Treg\_timeout)</sub> timer starts from the instance the thermal regulation operation kicks in. If the output does not power up within this time then the internal FET is turned OFF. Subsequent operation of the device depends on the MODE configuration (auto-retry or latch OFF) setting as per the  $\frac{1}{1000}$  9-1. The maximum time-out of 1.25 sec (typical) in thermal regulation loop operation ensures that the device and the system board does not heat up during steady fault conditions such as wake up with output short-circuit. This scheme ensures reliable power-up operation.

Thermal regulation control loop is internally enabled during power up by  $V_{(IN)}$ , UVLO cycling and turn ON using SHDN control. 🛛 9-2 illustrates performance of the device operating in thermal regulation loop during power up by  $V_{(IN)}$  with a large output capacitor. The thermal regulation loop gets disabled internally after the power up sequence when the internal FET's gate gets fully enhanced or when the  $t_{(Treg\_timeout)}$  of 1.25 sec (typical) time is elapsed.





#### 图 9-2. Thermal Regulation Loop Response During Power Up With Large Capacitive Load

#### 9.3.2 Undervoltage Lockout (UVLO)

The TPS1663x devices feature an accurate  $\pm 2\%$  adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below V<sub>(UVLOF)</sub> during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78 mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in 🕅 9-3. If the Undervoltage Lockout function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.





#### 9.3.3 Overvoltage Protection (OVP)

The TPS1663x incorporate circuitry to protect the system during overvoltage conditions. The TPS16630 features an accurate  $\pm 2\%$  adjustable overvoltage cut off functionality. A voltage more than V<sub>(OVPR)</sub> on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN supply to OVP terminal to GND as shown in  $\boxed{\$}$  9-3. The TPS16632 features an internally fixed 39-V maximum overvoltage clamp V<sub>(OVC)</sub> functionality. The TPS16632 clamps the output voltage to V<sub>(OVC)</sub>, when the input voltage exceeds 40 V. During the output voltage clamp operation, the power dissipation in the internal



MOSFET is PD =  $(V_{(IN)} - V_{(OVC)}) \times I_{(OUT)}$ . Excess power dissipation for a prolonged period can increase the device temperature. To avoid this, the internal FET is operated in overvoltage clamp for a maximum duration of  $t_{OVC(dly)}$ , 162 msec (typical). After this duration, the internal FET is turned OFF and the subsequent operation of the device depends on the MODE configuration (auto-retry or latch off) setting as per the  $\frac{1}{2}$  9-1.

 $\boxed{8}$  9-4 illustrates the overvoltage cut-off functionality and  $\boxed{8}$  9-5 illustrates the overvoltage clamp functionality. FLT is asserted after a delay of 617 µs (typical) after entering in overvoltage clamp mode and remains asserted until the overvoltage fault is removed.



#### 9.3.4 Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### 9.3.4.1 Overload Protection

The TPS1663x devices feature accurate overload current limiting and fast short circuit protection feature. If the load current exceeds the programmed current limit  $I_{OL}$ , the device regulates the current through it at  $I_{OL}$  eventually reducing the output voltage. The power dissipation across the device during this operation is ( $V_{IN} - V_{OUT}$ ) ×  $I_{OL}$  and this can heat up the device and eventually enter into thermal shutdown. The maximum duration for the overcurrent through the FET is  $t_{CL\_PLIM(dly)}$ , 162 msec (typical). If the thermal shutdown occurs before this time the internal FET turns OFF and the device operates either in auto-retry or latch off mode based on MODE pin configuration in  $\overline{\chi}$  9-1. Set the current limit using  $\overline{\mathcal{F}}$  4.

$$I_{OL} = \frac{18}{R_{(ILIM)}}$$

(4)

where

- I<sub>(OL)</sub> is the overload current limit in Ampere
- $\hat{R}_{(ILIM)}$  is the current limit resistor in k  $\Omega$

During the overload current limiting if the overload condition exists for more than  $t_{CL\_PLIM\_FLT(dly)}$ , 1.3 msec (typical), the FLT asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event or due to  $t_{CL\_PLIM(dly)}$  timer expiry. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. (1) 9-6 and (2) 9-7 illustrate overload current limiting performance.





The TPS1663x devices features ILIM pin short and open fault detection and protection. The internal FET is turned OFF when ILIM pin is detected short or open to GND and it remains OFF till the ILIM pin fault is removed.

#### 9.3.4.2 Short Circuit Protection

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTTRIP(dly)} = 1 \ \mu s$  (typical) with  $I_{(SCP)} = 45$  A of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $I_{(FASTTRIP)}$ . The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(OL)}$ . Then the device functions similar to the overload condition. 8 9-8 illustrates output hot-short performance of the device.





The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This supply line noise immunity is achieved by controlling the turn OFF time of the internal FET



based on the overcurrent level,  $I_{(FASTTRIP)}$ , through the device. The higher the overcurrent, the faster the turn OFF time,  $t_{FASTTRIP(dly)}$ . At Overload current level in the range of  $I_{FASTTRIP} < I_{OUT} < I_{SCP}$ , the fast-trip comparator response is 3.2 µs (typical).

#### 9.3.4.2.1 Start-Up With Short-Circuit On Output

When the device is started with short-circuit on the output, the current begins to limit at  $I_{(OL)}$ . Due to high power dissipation of VIN x  $I_{(OL)}$  within the device the junction temperature increases. Subsequently, the thermal regulation control loop limits the load current to regulate the junction temperature at  $T_{(J\_REG)}$ , 145°C (typical) for a duration of  $t_{(Treg\_timeout)}$ , 1.25 sec (typical). Subsequent operation of the device depends on the MODE configuration (auto-retry or latch off) setting as per the  $\frac{1}{2}$  9-1. FLT gets asserted after  $t_{(Treg\_timeout)}$  and remains asserted till the output short-circuit is removed.  $\boxed{8}$  9-9 illustrates the behavior of the device in this condition.





#### 9.3.5 Output Power Limiting, PLIM (TPS16632 Only)

In TPS16630, with a fixed overcurrent limit threshold the maximum output power limit increases linearly with supply input. Electrical Industrial process control equipment such as PLC CPU must comply with standards like IEC61010-1 and UL1310 for fire safety which require limited energy and power circuits. Limiting the output power becomes a challenge in such high power applications where the operating supply voltage range is wide. The TPS16632 integrate adjustable output power limiting functionality that simplifies the system design requiring compliance in accordance to this standard.

Connect a resistor from PLIM to GND as shown in <u>8</u> 9-10 to set the output power limiting value. If output power limiting is not required, then connect PLIM to GND directly. This connection disables the PLIM functionality.

During an over-power load event, the TPS16632 limits the output power at the programmed value set by PLIM resistor. This limit indirectly results in the device operation in current limiting mode with steady state output voltage and current set by the load characteristics and  $P_{LIM} = V_{OUT} \times I_{OUT}$ . A shows the output power limit and current limit characteristics of TPS16632 with 100-W power limit setting. The maximum duration for the device in power limiting mode is 162 msec (typical),  $t_{CL_PLIM(dly)}$ . After this time, the device operates either in auto-retry or latch off mode based on MODE pin configuration in  $\frac{1}{5}$  9-1.

 $P_{(PLIM)} = 1 \times R_{(PLIM)}$ 

Here,  $P_{(PLIM)}$  is output power limit in watts, and  $R_{(PLIM)}$  is the power limit setting resistor in k  $\Omega$ .

(5)

During the output power limiting operation,  $\overline{FLT}$  asserts after a delay of  $t_{CL\_PLIM\_FLT(dly)}$ . The  $\overline{FLT}$  signal remains asserted until the over power load condition is removed and the device resumes normal operation.

图 9-11 illustrates output power limiting performance of TPS16632 with 100-W setting for class-2 power supply designs .



图 9-10. TPS16632 Typical Application Schematic



图 9-11. 100 W class 2, Output Power Limiting Response of TPS16632

## 9.3.6 Current Monitoring Output (IMON)

The TPS1663x devices feature an accurate analog current monitoring output. A current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to GND terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage ( $V_{(IMONmax)}$ ) for monitoring the current is limited to 4 V. This limitation puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by <math> $<math> \pi d$  6.

$$V(IMON) = [I(OUT) \times GAIN(IMON)] \times R(IMON)$$

Where,

- GAIN<sub>(IMON)</sub> is the gain factor  $I_{(IMON)}$ : $I_{(OUT)}$  = 27.9  $\mu$  A/A (typical)
- I<sub>(OUT)</sub> is the load current

(6)

Refer to **8** 7-9 for IMON output versus load current plot. **8** 9-12 illustrates IMON performance.



图 9-12. IMON Response During a Load Step

The IMON pin must not have a bypass capacitor to avoid delay in the current monitoring information.

#### 9.3.7 FAULT Response (FLT)

The FLT open-drain output asserts (active low) under the faults events such as undervoltage, overvoltage, overload, power limiting, ILIM pin short, and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal *de-glitch* circuit for fault conditions without the need for an external circuitry. FLT can be left open or connected to GND when not used.

#### 9.3.8 Power Good Output (PGOOD)

The devices feature an open drain Power Good (PGOOD) indicator output. PGOOD can be used for enabledisable control of the downstream loads like DC/DC converters. PGOOD goes high when the internal FET's gate is enhanced. PGOOD goes low when the internal FET turns OFF during a fault event or when  $\overline{SHDN}$  is pulled low. There is a deglitch of 11.5 msec (typical), t<sub>PGOODR</sub>, at the rising edge and 10 msec (typical), t<sub>PGOODF</sub>, on falling edge. PGOOD is a rated for 60 V and can be pulled to IN or OUT through a resistor.

#### 9.3.9 IN, P\_IN, OUT and GND Pins

Connect a minimum of a 0.1-µF capacitor across IN and GND. Connect P\_IN and IN together. Do not leave any of the IN and OUT pins un-connected.

#### 9.3.10 Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET if the junction temperature exceeds  $T_{(TSD)}$ , 165°C (typical). After the thermal shutdown event, depending upon the mode of fault response configured as shown in  $\mathbb{R}$  9-1, the device either latches off or commences an auto-retry cycle of 648 msec (typical),  $t_{(TSD\_retry)}$  after  $T_J < (_{(TSD)} - 11°C)$ . During the thermal shutdown, the fault pin FLT pulls low to indicate a fault condition.

#### 9.3.11 Low Current Shutdown Control (SHDN)

The internal and the external FET and hence the load current can be switched off by pulling the SHDN pin below 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21  $\mu$  A (typical) in shutdown state. To assert SHDN low, the pull down must have sinking capability of at least 10  $\mu$ A. To enable the device, SHDN must be pulled up to at least 2 V. Once the device is enabled, the internal FET turns on with dVdT mode. 9-13 and 9-14 illustrate the performance of SHDN control.





#### 9.4 Device Functional Modes

The TPS1663x devices respond differently to overload with MODE pin configurations. 表 9-1 lists the operational differences.

| MODE Pin Configuration | Power Limiting, Over Current fault and Thermal Shutdown Operation                                                                                                                      |  |  |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Open                   | Active Current limiting for a maximum duration of t <sub>CL_PLIM(dly)</sub> . There after Latches OFF.<br>Latch reset by toggling <u>SHDN</u> or UVLO low to high or power cycling IN. |  |  |  |
| Shorted to GND         | Active current limiting for a maximum duration of $t_{\text{CL\_PLIM}(dly)}$ . There after auto-retries after a delay of $t_{(\text{TSD\_retry})}$ .                                   |  |  |  |



## **10** Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### **10.1 Application Information**

The TPS1663x is a 60-V eFuse, typically used for hot-swap and power rail protection applications. The device operates from 4.5 V to 60 V with programmable current limit, overvoltage, and undervoltage protections. The device aids in controlling in-rush current and provides output power limiting for systems such as PLCs, Telecom radios, and industrial printers. The device also provides robust protection for multiple faults on the system rail.

The *Detailed Design Procedure* section can be used to select component values for the device. Additionally, a spreadsheet design tool, *TPS1663 Design Calculator*, is available in the web product folder.

#### **10.2 Typical Application**



图 10-1. 20 V - 50 V, 1-A eFuse Protection Circuit for Telecom Radios

#### **10.2.1 Design Requirements**

 $\frac{10-1}{10}$  shows the design requirements for TPS16630.

|                    | DESIGN PARAMETER               | EXAMPLE VALUE |
|--------------------|--------------------------------|---------------|
| V <sub>(IN)</sub>  | Input voltage range            | 20 V - 50 V   |
| V <sub>(UV)</sub>  | Undervoltage lockout set point | 18 V          |
| V <sub>(OV)</sub>  | Overvoltage cutoff set point   | 55 V          |
| I <sub>(LIM)</sub> | Overload current limit         | 1 A           |
| C <sub>OUT</sub>   | Output capacitor               | 100 µF        |
| I(INRUSH)          | Inrush current limit           | 300 mA        |

#### **10.2.2 Detailed Design Procedure**

#### 10.2.2.1 Programming the Current-Limit Threshold R<sub>(ILIM)</sub> Selection

The R<sub>(ILIM)</sub> resistor at the ILIM pin sets the overload current limit. The overload current limit can be set using 方 程式 7.

$$R_{\left(ILIM\right)}=\frac{18}{I_{OL}}=18k\Omega$$

(7)



#### where

Choose the closest standard 1% resistor value:  $R_{(ILIM)}$  = 18 k  $\Omega$ 

#### 10.2.2.2 Undervoltage Lockout and Overvoltage Set Point

The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using an external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  connected between IN, UVLO, OVP and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving 方程式 8 and 方程式 9.

$$V(OVPR) = \frac{R_3}{R_1 + R_2 + R_3} \times V(OV)$$
(8)  
$$V(UVLOR) = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V(UV)$$
(9)

For minimizing the input current drawn from the power supply  $[I_{(R123)} = V_{(IN)} / (R_1 + R_2 + R_3)]$ , TI recommends to use higher value resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R_{123})$ , must be chosen to be 20 times greater than the leakage current of UVLO and OVP pins.

From the device electrical specifications,  $V_{(OVPR)} = 1.2$  V and  $V_{(UVLOR)} = 1.2$  V. From the design requirements,  $V_{(OV)}$  is 55 V and  $V_{(UV)}$  is 18 V. To solve the equation, first choose the value of  $R_3 = 20.5$  kΩ and use  $ftent{Rd} \pm 8$  to solve for ( $R_1 + R_2$ ) = 930 kΩ. Use  $ftent{ftent{ftent} \pm 887$  kΩ.

Choose the closest standard 1% resistor values:  $R_1 = 887 \text{ k}\Omega$ ,  $R_2 = 43 \text{ k}\Omega$ , and  $R_3 = 20.5 \text{ k}\Omega$ .

#### 10.2.2.3 Setting Output Voltage Ramp Time (t<sub>dVdT</sub>)

Use 方程式 1 and 方程式 2 to calculate required  $C_{(dVdT)}$  for achieving an inrush current of 300 mA.  $C_{(dVdT)}$  = 22 nF. 图 10-2 and 图 10-3 illustrate the inrush current limiting performance during 50-V hot-plug in condition.

#### 10.2.2.3.1 Support Component Selections R<sub>PGOOD</sub> and C<sub>(IN)</sub>

The R<sub>PGOOD</sub> serves as pull-up for the open-drain output. The current sink by this pin must not exceed 10 mA (see the *Absolute Maximum Ratings* table). TI recommends typical resistance value in the range of 10 k $\Omega$  to 100 k $\Omega$  for R<sub>PGOOD</sub>. A 10-5 and 10-7 illustrate the power up and power down performance of the system respectively. The C<sub>IN</sub> is a local bypass capacitor to suppress noise at the input. TI recommends a minimum of 0.1 µF for C<sub>(IN)</sub>.

Copyright © 2023 Texas Instruments Incorporated

#### 10.2.3 Application Curves







## **10.3 System Examples**

#### 10.3.1 Simple 24-V Power Supply Path Protection

With the TPS1663x, a simple 24-V power supply path protection can be realized using a minimum of three external components, as shown in the schematic diagram in  $\mathbb{K}$  10-9. The external components required are a  $R_{(ILIM)}$  resistor to program the current limit and  $C_{(IN)}$  and  $C_{(OUT)}$  capacitors.



#### 图 10-9. TPS16630 Configured for a Simple Power Supply Path Protection

Protection features with this configuration include:

- 39-V (maximum) overvoltage clamp output
- Inrush current control with 24-V/500-µs output voltage slew rate
- · Accurate current limiting with auto-retry

#### **10.4 Power Supply Recommendations**

The TPS1663x eFuse is designed for the supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  60 V. If the input supply is located more than a few inches from the device, TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$  F. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### **10.4.1 Transient Protection**

In case of short circuit and overload current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the



output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Using a Schottky diode across the output and GND to absorb negative spikes
- Using low value ceramic capacitor (C<sub>(IN)</sub> to approximately 0.1  $\mu$  F) to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with 方程式 10.

$$V_{\text{spike}(\text{Absolute})} = V_{(\text{IN})} + I_{(\text{Load})} \times \sqrt{\frac{L_{(\text{IN})}}{C_{(\text{IN})}}}$$
(10)

where

- V(IN) is the nominal supply voltage
- I<sub>(LOAD)</sub> is the load current
- · L(IN) equals the effective inductance seen looking into the source
- C(IN) is the capacitance present at the input

Some applications can require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications, TI recommends to place at least 1  $\mu$ F of input capacitor.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and Schottky diode) is shown in 图 10-10



\* Optional components needed for suppression of transients

#### 图 10-10. Circuit Implementation With Optional Protection Components for TPS1663x

#### 10.5 Layout

#### 10.5.1 Layout Guidelines

- For all the applications, TI recommends a 0.1 µF or higher value ceramic decoupling capacitor between IN terminal and GND.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current. See 图 10-11 and 图 10-12 for a typical PCB layout example.



- Locate all the TPS1663x family support components R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub>, C<sub>(dVdT)</sub>, R<sub>(IMON)</sub>, UVLO, OVP resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the R<sub>(ILIM)</sub>, R<sub>(PLIM)</sub> component to the device must be as short as possible to reduce parasitic effects on the current limit and power limit accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, TI recommends a protection Schottky diode to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: when properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane directly under the device. Other planes, such as the bottom side of the circuit board, can be used to increase heat sinking in higher current applications.



#### 10.5.2 Layout Example

- Top Layer
- Bottom layer GND plane
  - Top Layer GND Plane
- Via to Bottom Layer



图 10-11. PCB Layout Example With QFN Package With a 2-Layer PCB



Top Layer

Bottom layer GND plane

- Top Layer GND Plane
- Via to Bottom Layer



图 10-12. Typical PCB Layout Example With HTSSOP Package With a 2-Layer PCB



## **11 Device and Documentation Support**

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

• TPS1663 Design Calculator

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 11.3 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 11.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 11.6 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024H**

# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024H**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **RGE0024H**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# **PWP 20**

# **GENERIC PACKAGE VIEW**

# HTSSOP - 1.2 mm max height

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

# **PWP0020T**

# Situation .

#### SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



# **PWP0020T**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **PWP0020T**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司