

# **SGM6029 Ultra-Low Quiescent Current, Synchronous Buck Converter**

## **GENERAL DESCRIPTION**

The SGM6029 family is a low voltage, efficient and miniature synchronous Buck converter with ultra-low quiescent current. Operating at high switching frequency (4.0MHz, TYP), miniature inductors and capacitors can be used to achieve minimal solution size. The rated load current is from 0.6A to 1A depending on the input voltage and operating frequency. For high light-load efficiency, the operating mode can smoothly and automatically change between power-save mode and PWM.

The dual-role VSEL/MODE pin sets the output voltage to one of the 16 preset values by sensing an external resistor during startup using an integrated resistor to digital (R2D) converter. After startup, this pin acts as MODE input and applying a logic high on it will force the device in the pulse width modulation (PWM) mode. This will allow using the same part for a wide range of voltage rails in different applications and offer a better output accuracy compared to the conventional external feedback resistor divider. In the forced-PWM (FPWM), the device switches at 4.0MHz (A, B and C versions) or 1.5MHz (D and E versions). High switching frequency reduces the output ripple, but at lighter loads, sacrifices the efficiency a little bit.

The SGM6029 is available in a Green WLCSP-0.74×1.09-6B package.

## **FEATURES**

- **1.95V to 5.5V Input Voltage Range**
- **2.3μA (TYP) Quiescent Current**
- **Selectable Switching Frequency of 4.0MHz or 1.5MHz**
- **0.4V Internal Reference Voltage**
- **0.6A to 1A Peak Output Current**
- **2% Output Voltage Regulation Accuracy Full Temperature Range**
- **Programmable Light Load PSM or FPWM**
- **Simple Output Voltage Programming with Integrated R2D Converter**
- **16 Selectable + 1 Fixed Output Voltage Levels:**
	- **SGM6029A (4.0MHz): 0.4V to 0.775V**
	- **SGM6029B (4.0MHz): 0.8V to 1.55V**
	- **SGM6029C (4.0MHz): 1.8V to 3.3V**
	- **SGM6029D (1.5MHz): 0.4V to 0.775V**
	- **SGM6029E (1.5MHz): 0.8V to 1.55V**
- **Enable Pin with Auto Pull-Down during Startup**
- **Miniature 0201 Optimized Pinout**
- **Output Discharge Feature (When Disabled)**
- **100% Duty Cycle Operation Capability**
- **Available in a Green WLCSP-0.74×1.09-6B Package**

## **APPLICATIONS**

Wearable Electronics IoT Applications 2 × 1.5V Battery Powered Applications Smart Phones





## **TYPICAL APPLICATION**



## **PACKAGE/ORDERING INFORMATION**



NOTE: 1. Product Preview.

#### **MARKING INFORMATION**

NOTE: XXXX = Date Code, Trace Code and Vendor Code.



Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.



## <span id="page-1-0"></span>**DEVICE DESCRIPTION**



### **ABSOLUTE MAXIMUM RATINGS**



### **OVERSTRESS CAUTION**

Stresses beyond the limits listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposureto absolute maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

### **RECOMMENDED OPERATING CONDITIONS**





## **PIN CONFIGURATION**



## **PIN DESCRIPTION**



NOTE:  $I = input$ ,  $O = output$ ,  $P = power$ ,  $G = ground$ .



# **ELECTRICAL CHARACTERISTICS**

( $V_{IN}$  = 3.6V, T<sub>J</sub> = +-40°C to +125°C, typical values are at T<sub>J</sub> = +25°C, unless otherwise noted.)



# **ELECTRICAL CHARACTERISTICS (continued)**

( $V_{IN}$  = 3.6V, T<sub>J</sub> = +-40°C to +125°C, typical values are at T<sub>J</sub> = +25°C, unless otherwise noted.)



## <span id="page-5-0"></span>**OUTPUT VOLTAGE SETTING**

Table 1. Selecting the Programming Resistor (R<sub>VSEL</sub>) for Output Voltage Setting (VSEL/MODE Pin)



## **Ultra-Low Quiescent Current, SGM6029 Synchronous Buck Converter**

# **TYPICAL PERFORMANCE CHARACTERISTICS**



**SG Micro Corp** NOVEMBER 2022 **www.sg-micro.com**







TA = +25℃, L = 0.47μH for SGM6029A/SGM6029B/SGM6029C, L = 1μH for SGM6029D/SGM6029E, unless otherwise noted.













**SG Micro Corp** SG Micro Corp **www.sg-micro.com**

TA = +25℃, L = 0.47μH for SGM6029A/SGM6029B/SGM6029C, L = 1μH for SGM6029D/SGM6029E, unless otherwise noted.













**SG Micro Corp** SG Micro Corp **www.sg-micro.com**









# **FUNCTIONAL BLOCK DIAGRAM**







## **DETAILED DESCRIPTION**

### **Overview**

The SGM6029 family is a low quiescent current and high frequency synchronous Buck converter. It offers high efficiency over a wide load range including very low output currents in the power-save mode. It can be set to forced-PWM mode or automatic power-save mode/PWM mode. It features seamless and automatic transitions between power-save mode and PWM mode based on the inductor current continuity (CCM or DCM). The controllers have combined benefits of the hysteretic and voltage mode control and provide very low output ripple, outstanding DC and AC regulation and excellent transient response. Other than the accurate DC voltage feedback loop, the AC deviations of the output are also sensed by the VOS pin and are fed back to a second loop that controls the ramp signal of the comparator in the modulator stage. This arrangement provides fixed operation frequency in steady state but quickly changes the frequency upon a dynamic load change for instant response. The controller is internally compensated and is stable with low ESR output ceramic capacitors. These converters are perfect for the applications that require high efficiency at very light loads like small battery operated systems.

## **VIN Under-Voltage Lockout Protection (UVLO)**

To avoid device malfunctioning when the VIN voltage is insufficient and for proper powering of the whole internal circuit, the input supply is constantly monitored to make sure it is above the under-voltage lockout (UVLO) threshold. When the device re-enters operation from UVLO status ( $V_{IN}$  rising), it will act like being enabled. Every time the device is disabled and enabled, a startup sequence with VSEL R2D converter will occur.

## **Enable Control and Shutdown Mode (EN Pin)**

A logic low on the EN input will disable (shut down) the device and a high logic turns it on. To avoid problems caused by insufficient EN pull-down or floating during startup, such as weak pull-down at low voltage startup conditions, an internal 570kΩ resistor pulls this pin to GND during startup. This pull-down resistor is removed when the internal circuit and the reference have been powered up and stabilized. If the EN pin goes low, the SGM6029 is disabled and the internal pull-down resistor will connect.

### **Internal Soft-Start**

If VIN voltage is in the operating range, when the EN is pulled high, the device is powered up and initialized within the startup delay time  $(t_{\text{STARTUP-DEI-AY}})$ . Then the converter starts to switch and the output voltage ramps up during the soft-start time  $(t_{SS})$  as shown in [Figure 3.](#page-13-0) The  $t_{STARTUP-DEIAY}$  duration depends on the selected output voltage ( $V_{\text{SEL}}$ ). It is the shortest when VSEL = 0 and the longest when VSEL = 16.



<span id="page-13-0"></span>**Figure 3. SGM6029 Startup Timings**



## **DETAILED DESCRIPTION (continued)**

## **The VSEL/MODE Pin**

VSEL/MODE is a dual-role pin. During startup, this pin acts as VSEL input and senses the connected resistor value for output voltage selection. After startup, it functions as MODE selection input to set the device operating mode in the forced-PWM (high) or power-save mode (low). See the [Device Comparison](#page-1-0)  [Table](#page-1-0) and the VSEL resistor values [\(Table 1\)](#page-5-0) for details.

#### **Resistor to Digital (R2D) Converter and Selection of the Output Voltage**

An external resistor  $(R_{VSEL})$  placed between the VSEL/MODE pin and GND determines the output voltage. After enabling the device and when the internal reference is stable, the resistor to digital (R2D) converter starts sensing the  $R_{VSE}$  before the  $t_{\text{STATEP, DELAY}}$  ends. A current is injected in the  $R_{\text{VSEL}}$ and an ADC reads the resulting voltage. Based on the sensed voltage, one of the preset internal feedback resistor dividers is chosen to set the output voltage. After completing R2D conversion, current injection is stopped and no current flows out of the VSEL/MODE pin. The output voltage is selected and fixed once and during startup only. Make sure there is no other external current leakage or capacitance (>30pF) present on this pin during VSEL detection or UVLO events to avoid wrong  $V_{\text{OUT}}$  setting. Use the E96 resistor values with maximum 1% tolerance and good thermal stability (TC < 200ppm/℃) to set the output voltage as suggested in [Table 1.](#page-5-0) Note that the  $R_{VSEL}$ does not affect the output accuracy.

Shorting VSEL to GND sets the default output voltage (SGM6029A/SGM6029D = 0.7V, SGM6029B/ SGM6029E = 1.2V, SGM6029C = 1.8V) and saves more space by reducing one external resistor.

#### **Power-Save Mode and Forced-PWM (FPWM) Operation Mode Selection**

After the power-up period, the VSEL/MODE pin acts as mode select input. A logic low applied to this input selects the power-save mode and a logic high selects FPWM operation. Changing the mode during operation (after completing VSEL function) is allowed.

### **Output Voltage Discharge**

To ensure that the output voltage drops to 0V in a controlled manner and remains close to 0V while the device is disabled, a resistor (4Ω, TYP) is connected between the converter output and GND through the VOS pin as soon as the device is disabled. The output voltage discharge feature is present only after enabling the device for the first time after the input supply is applied. It is not active if the device is disabled and then power supply is applied. To keep this feature active, the supply voltage must remain above the UVLO falling threshold  $(V_{IN} > V_{TH-UVLO}$ .

#### **Power-Save Mode Operation**

The SGM6029 controller has power-save mode operation capability. With power-save mode, the modulator can enter the pulse frequency modulation (PFM) rather than the fixed-frequency PWM switching at light loads. One switching pulse is applied to the LC filter to charge the output capacitor and keep the output regulated and then the device enters a long sleep period while the output capacitor supplies the small load current. During the sleep period between successive pulses, almost all internal circuits of the SGM6029 are turned off to minimize the quiescent current. The length of the sleep period is longer when the load is lighter. A higher inductor peak-current setting can also extend the off-time duration. For the SGM6029, the quiescent current can be reduced to the ultra-low levels in the order of 2.3μA (TYP). Such low quiescent current levels are achieved by integrating high impedance feedback divider inside the device, using a very low power voltage reference and improved power-save mode operation. The switching frequency is almost proportional to the load current in PFM mode. When the load is increased, the inductor current becomes continuous (CCM mode) and the device automatically enters the fixed-frequency PWM.

The nominal PWM switching frequency for SGM6029A/ SGM6029B/SGM6029C is  $f_{SW}$  = 4.0MHz and for SGM6029D/SGM6029E is  $f_{SW} = 1.5$ MHz. However, the exact frequency depends on  $V_{IN}$  and  $V_{OUT}$ . The change between PFM and PWM occurs when the inductor current becomes marginally discontinued (valley current reaches zero). Using a unified controller to manage PFM and PWM operations, this device can seamlessly change mode with minimum output voltage ripple due to the mode change.



## **DETAILED DESCRIPTION (continued)**

## **Forced-PWM Mode (FPWM) Operation**

If the FPWM mode is selected (MODE  $=$  high), the device runs at the fixed-frequency PWM in the entire load range. The FPWM mode reduces the light load efficiency due to the circulating currents, but the high frequency interference is significantly reduced due to the wider soft switching range of the converter at light loads and the relatively fixed-frequency spectrum of the noise.

## **100% Duty Cycle Operation Mode**

When the voltage of the input source, such as battery, falls and its value is close to the output voltage, the PWM duty cycle ( $D = V_{\text{OUT}}/V_{\text{IN}}$ ) increases to near 100%. Eventually the high-side switch remains continuously on to keep the output regulated. Even when the input voltage falls below the output, the high-side switch is turned on to minimize the error.

### **Short Circuit and Switch Current Limit Protections**

To prevent damage to the SGM6029 or load when an output short circuit or over-current occurs, the high-side

and low-side MOSFET switch currents are monitored and limited in a cycle-by-cycle basis. If the high-side switch current exceeds its limit, it will be turned off and the low-side switch will be turned on to decrease the inductor current until it falls below the low-side current limit. At this time the low-side switch will be turned off and the high-side switch will be turned on again.

### **Thermal Shutdown Protection**

To protect the device from overheating damage, thermal protection is included in the device. If the junction temperature  $(T<sub>J</sub>)$  exceeds the thermal shutdown threshold ( $T_{SD}$  = 160°C, TYP), both switches will be turned off. When the die cools down and  $T_J$  falls below hysteresis window (20℃, TYP), the switching resumes automatically after a soft-start. There is no R2D conversion after thermal shutdown and  $V_{\text{OUT}}$  sets to the previous value. Also please note that there is no thermal protection in the power-save mode.



# **APPLICATION INFORMATION**

A few power supply design examples for some typical application with different input and output voltage requirements will be discussed in this section that can be used as reference. See [Figure 4](#page-16-0) and also other circuits provided in [Figure 5](#page-18-0) to [Figure 10.](#page-19-0)

## **Typical Application**



**Figure 4. SGM6029B with Adjustable VOUT** 

### <span id="page-16-0"></span>**Design Requirements**

The components designed for this application are listed in [Table 2.](#page-16-1)

<span id="page-16-1"></span>**Table 2. Components for Application Characteristic Curves**

| <b>Designed</b><br>Component | <b>Description/Part Number</b> | <b>Value/Main Parameters</b>                                                                                                                             | Size (L $\times$ W $\times$ T) (mm <sup>3</sup> MAX) | <b>Manufacturer</b> |
|------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------|
| $C_{IN}$                     | GRT155R61A475ME13D             | 4.7 $\mu$ F, X5R, 10V, $\pm$ 20%                                                                                                                         | $0402$ (1 × 0.5 × 0.5)                               | Murata              |
| $C_{OUT}$                    | GRM155R61A106ME44D             | 10 $\mu$ F, X5R, 10V, $\pm$ 20%                                                                                                                          | $0402(1 \times 0.5 \times 0.5)$                      | Murata              |
| L <sub>1</sub>               | Inductor<br>DFE18SANR47MG0L    | 0.47uH.<br>54m $\Omega$ (DCR <sub>max</sub> @20°C),<br>2.6A ( $I_{max}$ , 40°C rise),<br>$3.3A$ ( $I_{sat}$ , $30\%$ L drop)<br>±20% (Initial Tolerance) | $0603(1.6 \times 0.8 \times 1.0)$                    | Murata              |

## **Design Procedure**

1. The  $V_{IN}$ ,  $V_{OUT}$  and  $I_{OUT}$  requirements must be known to start the design.

2. For each application, the design can be optimized for efficiency, solution size or other factors.

3. Compare your design with solutions provided by SGMICRO.

#### **Inductor Selection**

The inductance of the output filter (L) determines the peak-to-peak ripple current and indirectly affects the converter efficiency and output voltage ripple. It also determines the current at which the PWM-to-PFM transition occurs (CCM to DCM). The ripple current  $(ΔI<sub>L</sub>)$ can be estimated from Equation 1. It shows that ΔIL decreases with larger inductance values and increases at higher voltage levels  $(V_{IN}$  or  $V_{OUT}$ ).

$$
\Delta I_{L} = V_{\text{out}} \times \frac{1 - \frac{V_{\text{out}}}{V_{\text{in}}}}{L \times f_{\text{sw}}}
$$
(1)

In steady state, the maximum inductor current can be calculated from Equation 2.

$$
I_{L\_MAX} = I_{OUT\_MAX} + \frac{\Delta I_L}{2}
$$
 (2)

Where, f is switching frequency, L is inductance value,  $\Delta I_L$  is the inductor peak-to-peak ripple current and  $I_L$ <sub>MAX</sub> is the peak inductor current. The maximum current should never reach the inductor saturation level. This situation can happen after a large load step. A common conservative option is to choose an inductor with a saturation current equal to or higher than the high-side switch current limit  $(I_{LIMF})$ .

Some of the inductor part numbers that satisfy these conditions are listed in [Table 3.](#page-17-0)





<span id="page-17-0"></span>**Table 3. A List of Inductors Suitable for this Application**

#### **Input Capacitor (C<sub>IN</sub>)**

A low ESR ceramic capacitor must be connected close to the VIN and GND pins to provide the pulsating input current of the converter and minimize switching noise and ringings. A 4.7μF ceramic capacitor is satisfactory for most applications, however, if a high impedance source such as a coin cell-battery is used, larger input capacitance  $(C_{IN} \ge 10\,\mu\text{F})$  is preferred to prevent voltage drops during startup or load steps. There is no high limit for the input capacitance, however, note that the higher leakage current of a large input capacitor will increase the total quiescent current of the power supply.

Some applicable input capacitors are listed in [Table 4.](#page-17-1)

#### <span id="page-17-1"></span>**Table 4. Some Potential Part Numbers for the Input Capacitor**



#### **Output Capacitor (C<sub>OUT</sub>)**

[Table 5](#page-17-2) can be used to select the proper LC filter components for most design requirements. The inductor initial tolerance can be as high as -30% to +20% of the nominal value and proper current derating is usually required. Bias voltage can cause significant capacitance drops in the ceramic capacitors. The effective deviation of a ceramic capacitor can be as high as -50% to +20% of the nominal value.

 $L_1$  = 0.47µH or 1µH and  $C_{OUT}$  = 10µF are the recommended values for the typical application of SGM6029A/SGM6029B/SGM6029C.  $L_1$  = 1µH and  $C<sub>OUT</sub> = 10 \mu F$  are the recommended values for the typical application of SGM6029D/SGM6029E.

#### <span id="page-17-2"></span>**Table 5. Proper Output Capacitor and Inductor Combination**







Figure 5. R<sub>VSEL</sub> Selectable V<sub>OUT</sub> (0.8V to 1.55V) with SGM6029B

<span id="page-18-0"></span>

**Figure 6. Fixed 1.2V Output with SGM6029B (VSEL is Grounded)**



**Figure 7. Adjustable Output Set to 3.3V with SGM6029C**



**Figure 8. Fixed 1.8V Output with SGM6029C (VSEL is Grounded)**



Figure 9. R<sub>VSEL</sub> Selectable V<sub>OUT</sub> (0.4V to 0.775V) with SGM6029D



<span id="page-19-0"></span>**Figure 10. Fixed 0.7V Output with SGM6029D (VSEL Grounded)**



### **Layout Guidelines**

A good printed-circuit-board (PCB) layout is a critical element of any high performance design. Follow the guidelines below for designing a good layout for the SGM6029.

- Place the input capacitor close to the device with the shortest possible connection traces.
- Share the same GND return point for the input and output capacitors and locate it as close as possible to the device GND pin to minimize the AC current loops. Place the inductor close to the switching node and connect it with a short trace to minimize the parasitic capacitances coupled to the SW node.
- Keep the signal traces like the VOS sense line away from SW or other noisy sources.

<span id="page-20-0"></span>Refer to [Figure 11](#page-20-0) for a recommended PCB layout.



**Figure 11. PCB Layout**

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





 $6 \times \Phi d$ 

# **PACKAGE OUTLINE DIMENSIONS WLCSP-0.74×1.09-6B**

A1 CORNER D E



**TOP VIEW**

**RECOMMENDED LAND PATTERN** (Unit: mm)



**SIDE VIEW BOTTOM VIEW** 



NOTE: This drawing is subject to change without notice.



# **TAPE AND REEL INFORMATION**

### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF TAPE AND REEL**



## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**



