# 4.5V-85V Vin, 0.6A, High Efficiency Synchronous Step-down DCDC Converter with Programmable Frequency #### **FEATURES** - Wide Input Range: 4.5V-85V - 0.6A Continuous Output Current - 0.8V ±1% Feedback Reference Voltage - Integrated $750m\Omega$ High-Side and $500m\Omega$ Low-Side Power MOSFETs - Pulse Frequency Modulation (PFM) with 100uA Quiescent Current in Sleep Mode - 4ms Internal Soft-start Time - Adjustable Frequency 300KHz to 800KHz - Precision Enable Threshold for Programmable Input Voltage Under-voltage Lock Out Protection (UVLO) Threshold and Hysteresis - Cycle-by-Cycle Current Limiting - Over-Voltage Protection - Over-Temperature Protection - Available in an ESOP-8 Package #### APPLICATIONS - E-Tools - E-bike, Scooter - GPS Tracker # **DESCRIPTION** The SCT2A10 is 0.6A synchronous buck converters with wide input voltage, ranging from 4.5V to 85V, which integrates an $750m\Omega$ high-side MOSFET and a $500m\Omega$ low-side MOSFET. The SCT2A10, adopting the constant-on time (COT) mode control, supports the PFM with typical 100uA low quiescent current which assists the converter on achieving high efficiency at light load or standby condition. The SCT2A10 features programmable switching frequency from 300 kHz to 800kHz, which provides the flexibility to optimize either efficiency or external component size. The SCT2A10 offers cycle-by-cycle current limit and hiccup over current protection, thermal shutdown protection, output over-voltage protection and input voltage under-voltage protection. The device is available in an 8-pin thermally enhanced SOP-8 package. #### TYPICAL APPLICATION Typical Application Efficiency, Vout=12V 1 # SCT2A10 # **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Revision 1.0: Release to Market Revision 1.2: Add application waveforms, update efficiency curve Revision 1.3: Update R1 and R2 calculation value in page 11 # **DEVICE ORDER INFORMATION** | PART NUMBER | PACKAGE MARKING | PACKAGE DISCRIPTION | |-------------|-----------------|---------------------| | SCT2A10STE | 2A10 | 8-Lead Plastic ESOP | 1) For Tape & Reel, Add Suffix R (e.g. SCT2A10STER). # **ABSOLUTE MAXIMUM RATINGS** Over operating free-air temperature unless otherwise noted<sup>(1)</sup> | DESCRIPTION | MIN | MAX | UNIT | |--------------------------------------------------------------|------|-----|------| | VIN, EN | -0.3 | 90 | V | | BOOT | -0.3 | 96 | V | | SW | -1 | 90 | V | | BOOT-SW | -0.3 | 6 | V | | FB, RT | -0.3 | 6 | V | | Operating junction temperature T <sub>J</sub> <sup>(2)</sup> | -40 | 150 | °C | | Storage temperature TSTG | -65 | 150 | °C | # PIN CONFIGURATION Figure 1. 8-Lead Plastic E-SOP # **PIN FUNCTIONS** | NAME | NO. | PIN FUNCTION | |------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | 1 | Ground | | VIN | 2 | Input supply voltage. Connect a local bypass capacitor from VIN pin to GND pin. Path from VIN pin to high frequency bypass capacitor and GND must be as short as possible. | | EN | 3 | Enable pin to the regulator with internal pull-up current source. Pull below 1.05V to disable the converter. Float or connect to VIN to enable the converter. The tap of resistor divider from VIN to GND connecting EN pin can adjust the input voltage lockout threshold. | | RT | 4 | Set the internal oscillator clock frequency. Connect a resistor from this pin to ground to set switching frequency. | | FB | 5 | Inverting input of the trans-conductance error amplifier. The tap of external feedback resistor divider from the output to GND sets the output voltage. The device regulates FB voltage to the internal reference value of 0.8V typical. | | NC | 6 | NC | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions. <sup>(2)</sup> The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime. | BST | 7 | Power supply bias for high-side power MOSFET gate driver. Connect a 0.1uF capacitor from BOOT pin to SW pin. Bootstrap capacitor is charged when low-side power MOSFET is on or SW voltage is low. | |----------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SW | 8 | Regulator switching output. Connect SW to an external power inductor | | Thermal<br>Pad | 9 | Heat dissipation path of die. Electrically connection to GND pin. Must be connected to ground plane on PCB for proper operation and optimized thermal performance. | # RECOMMENDED OPERATING CONDITIONS Over operating free-air temperature range unless otherwise noted | PARAMETER | DEFINITION | MIN | MAX | UNIT | |-----------------|--------------------------------|-----|-----|------| | V <sub>IN</sub> | Input voltage range | 4.5 | 85 | V | | Vout | Output voltage range | 0.8 | 24 | V | | TJ | Operating junction temperature | -40 | 125 | °C | # **ESD RATINGS** | PARAMETER | DEFINITION | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------------------------|------|------|------| | V <sub>ESD</sub> | Human Body Model(HBM), per ANSI-JEDEC-JS-001-2014 specification, all pins <sup>(1)</sup> | -2 | +2 | kV | | | Charged Device Model(CDM), per ANSI-JEDEC-JS-002-2014 specification, all pins <sup>(2)</sup> | -0.5 | +0.5 | kV | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # THERMAL INFORMATION | PARAMETER | THERMAL METRIC | DFN-20L | UNIT | |------------------|-------------------------------------------------------|---------|------| | R <sub>θJA</sub> | Junction to ambient thermal resistance <sup>(1)</sup> | 42 | °C/W | | Rejc | Junction to case thermal resistance <sup>(1)</sup> | 45.8 | C/VV | <sup>(1)</sup> SCT provides $R_{\theta JA}$ and $R_{\theta JC}$ numbers only as reference to estimate junction temperatures of the devices. $R_{\theta JA}$ and $R_{\theta JC}$ are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT2A10 is mounted, thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT2A10. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual $R_{\theta JA}$ and $R_{\theta JC}$ . # **ELECTRICAL CHARACTERISTICS** V<sub>IN</sub>=48V, T<sub>J</sub>=-40°C~125°C, typical value is tested under 25°C. | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|-----------------------------------------------------|-----|-----|-----|------| | Power Sup | ply | | · | | | | | V <sub>IN</sub> | Operating input voltage | | 4.5 | | 85 | ٧ | | V <sub>IN_UVLO</sub> | Input UVLO Threshold | V <sub>IN</sub> rising | | 4.2 | | V | | VIN_UVLO | Hysteresis | | | 400 | | mV | | I <sub>SHDN</sub> | Shutdown current from VIN pin | EN=0, no load | | 3 | | μΑ | | IQ | Quiescent current from VIN pin | EN floating, no load, non-<br>switching, BOOT-SW=5V | | 100 | | μA | | Power MOS | SFETs | | · | | | | | R <sub>DSON_H</sub> | High-side MOSFET on-resistance | V <sub>BOOT</sub> -V <sub>SW</sub> =5V | | 750 | | mΩ | For more information www.silicontent.com © 2019 Silicon Content Technology Co., Ltd. All Rights Reserved # SCT2A10 | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|-------------------------------------------|----------|------|-------|--------| | R <sub>DSON_L</sub> | Low-side MOSFET on-resistance | | | 500 | | mΩ | | Reference | and Control Loop | | | | | | | $V_{REF}$ | Reference voltage of FB | | 0.792 | 0.8 | 0.808 | V | | Enable and | Soft-startup | | | | | • | | V <sub>EN_H</sub> | Enable high threshold | | | 1.21 | | V | | V <sub>EN_L</sub> | Enable low threshold | | | 1.05 | | V | | I <sub>EN_L</sub> | Enable pin pull-up current | EN=1V | | 1 | | μA | | I <sub>EN_H</sub> | Enable pin pull-up current | EN=1.5V | | 4 | | uA | | T <sub>ss</sub> | Internal soft start time | | | 4 | | ms | | Switching I | Frequency Timing | | <u>'</u> | | | • | | Frange_rt | Frequency range using RT mode | | 300 | | 800 | kHz | | Fsw | Switching frequency | R <sub>RT</sub> =500 kΩ(1%) | 420 | 500 | 600 | kHz | | Toff_min | Minimum off-time | V <sub>IN</sub> =12V | | 200 | 260 | ns | | Current Lin | nit and Over Current Protection | | | | | | | I <sub>LIM_P</sub> | LS MOSFET positive current limit | From source to drain | | 0.8 | | Α | | THICCUP | Hiccup waiting time | Numbers of soft-start cycles | | 7 | | cycles | | DHICCUP | Hiccup duty cycle | | | 12.5 | | % | | Protection | | | | | | | | Vove | Feedback overvoltage with respect to | V <sub>FB</sub> /V <sub>REF</sub> rising | | 110 | | % | | VOVP | reference voltage | V <sub>FB</sub> /V <sub>REF</sub> falling | | 105 | | % | | Tsp | Thermal shutdown threshold | T <sub>J</sub> rising | | 167 | | °C | | 130 | | Hysteresis | | 35 | | °C | # TYPICAL CHARACTERISTICS Figure 2. Efficiency vs Load Current (Vout=5V) Figure 4. Load Regulation (Vout=12V) Figure 6. Shut-down Current vs Temperature Figure 3. Efficiency vs Load Current (Vout=12V) Figure 5. Frequency vs Temperature Figure 7. Iq vs Temperature # **FUNCTIONAL BLOCK DIAGRAM** Figure 8. Functional Block Diagram # **OPERATION** #### Overview The SCT2A10 is a 4.5V-85V input, 0.6A output, internal-compensated synchronous buck converter with built-in $750m\Omega$ Rdson high-side and $500m\Omega$ Rdson low-side power MOSFETs. It implements constant on time control to regulate output voltage, providing excellent line and load transient response. The switching frequency is programmable from 300kHz to 800KHz with resistor setting to optimizes either the power efficiency or the external components' sizes. The SCT2A10 features an internal 4ms soft-start time to avoid large inrush current and output voltage overshoot during startup. The device also supports monolithic startup with prebiased output condition. The seamless mode-transition between PWM mode and PFM mode operations ensure high efficiency over wide load current range. The quiescent current is typically 100uA under no load non-switching condition to achieve high efficiency at light load. The SCT2A10 has a default input start-up voltage of 3.5V with 400mV hysteresis. The EN pin is a high-voltage pin with a precision threshold that can be used to adjust the input voltage lockout thresholds with two external resistors to meet accurate higher UVLO system requirements. Floating EN pin enables the device with the internal pull-up current to the pin. Connecting EN pin to VIN directly starts up the device automatically. The SCT2A10 full protection features include the input under-voltage lockout, the output over-voltage protection, over current protection with cycle-by-cycle current limiting and hiccup mode, output hard short protection and thermal shutdown protection. #### **Constant On-Time Mode Control** The SCT2A10 employs constant-On-Time Mode control providing fast transient with pseudo fixed switching frequency. At the beginning of each switching cycle, the high-side MOSFET (Q1) is turned on for a fixed interval and the inductor current rises to charge up the output voltage. When the high-side MOSFET (Q1) is turned off and the low-side MOSFET (Q2) is turned on after a dead time duration. When sensed the valley current passing on the low side MOSFET lower than the COMP current threshold, the device turns on Q1 and the low-side MOSFET (Q2) turns off. Based on Vin and Vout voltage, the device predicts required off-time and turns off low-side MOSFET Q2. This repeats on cycle-by-cycle based. #### **Enable and Under Voltage Lockout Threshold** The SCT2A10 is enabled when the VIN pin voltage rises about 4.2V and the EN pin voltage exceeds the enable threshold of 1.21V. The device is disabled when the VIN pin voltage falls below 3.8V or when the EN pin voltage is below 1.05V. An internal 1uA pull up current source to EN pin allows the device enable when EN pin floats. EN pin is a high voltage pin that can be connected to VIN directly to start up the device. For a higher system UVLO threshold, connect an external resistor divider (R3 and R4) shown in Figure 9 from VIN to EN. The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2 respectively. For more information <a href="www.silicontent.com">www.silicontent.com</a> © 2019 Silicon Content Technology Co., Ltd. All Rights Reserved Product Folder Links: SCT2A10 $$R3 = \frac{V_{Start} \left(\frac{V_{ENF}}{V_{ENR}}\right) - V_{Stop}}{I_1 \left(1 - \frac{V_{ENF}}{V_{ENR}}\right) + I_2} \tag{1}$$ $$R4 = \frac{R_3 \times V_{ENF}}{V_{Stop} - V_{ENF} + R_3(I_1 + I_2)}$$ (2) Where Vstart: Vin rise threshold to enable the device Vstop: Vin fall threshold to disable the device $I_1$ =1uA $I_2$ =3uA $V_{ENR}$ =1.21V V<sub>ENR</sub>=1.21V V<sub>EMF</sub>=1.05V Figure 9. System UVLO by enable divide #### **Output Voltage** The SCT2A10 regulates the internal reference voltage at 0.8V with $\pm 1\%$ tolerance over the operating temperature and voltage range. The output voltage is set by a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. Use Equation 3 to calculate resistance of resistor dividers. To improve efficiency at light loads, larger value resistors are recommended. However, if the values are too high, the regulator will be more susceptible to noise affecting output voltage accuracy. $$R_{FB\_TOP} = \left(\frac{V_{OUT}}{V_{RFE}} - 1\right) * R_{FB\_BOT} \tag{3}$$ where - R<sub>FB</sub> TOP is the resistor connecting the output to the FB pin. - RFB BOT is the resistor connecting the FB pin to the ground. #### **Internal Soft-Start** The SCT2A10 integrates an internal soft-start circuit that ramps the reference voltage from zero volts to 0.8V reference voltage in 4ms. If the EN pin is pulled below 1.05V, switching stops and the internal soft-start resets. The soft-start also resets during shutdown due to thermal overloading. # **Switching Frequency** The switching frequency of the SCT2A10 is set by placing a resistor between RT pin and the ground. In resistor setting frequency mode, a resistor placed between RT pin to the ground sets the switching frequency over a wide range from 300KHz to 800KHz. RT pin is not allowed to be left floating or shorted to the ground. Use Equation 4 or the plot in Figure 10. to determine the resistance for a switching frequency needed. $$RT(K\Omega) = fsw(KHz)$$ (4) Where, fsw is switching clock frequency Figure 10. Setting Frequency . # **Bootstrap Voltage Regulator** An external bootstrap capacitor between BOOT pin and SW pin powers the floating gate driver to high-side power MOSFET. The bootstrap capacitor voltage is charged from an integrated voltage regulator when high-side power MOSFET is off and low-side power MOSFET is on. #### **Over Current Limit and Hiccup Mode** The inductor current is monitored during low-side MOSFET Q2 on. The SCT2A10 implements over current protection with cycle-by-cycle limiting low-side MOSFET valley current and low-side MOSFET valley current to avoid inductor current running away during unexpected overload or output hard short condition. #### **Over voltage Protection** The SCT2A10 implements the Over-voltage Protection OVP circuitry to minimize output voltage overshoot during load transient, recovering from output fault condition or light load transient. The overvoltage comparator in OVP circuit compares the FB pin voltage to the internal reference voltage. When FB voltage exceeds 110% of internal 0.8V reference voltage, the high-side MOSFET turns off to avoid output voltage continue to increase. When the FB pin voltage falls below 105% of the 0.8V reference voltage, the high-side MOSFET can turn on again. #### Thermal Shutdown The SCT2A10 protects the device from the damage during excessive heat and power dissipation conditions. Once the junction temperature exceeds 167C, the internal thermal sensor stops power MOSFETs switching. When the junction temperature falls below 132C, the device restarts with internal soft start phase. For more information www.silicontent.com © 2019 Silicon Content Technology Co., Ltd. All Rights Reserved # APPLICATION INFORMATION # **Typical Application** Figure 11. SCT2A10 Design Example, 12V Output with Programmable UVLO **Design Parameters** | Design Parameters | Example Value | |--------------------------------------------|------------------------| | Input Voltage | 48V Normal, 24V to 85V | | Output Voltage | 12V | | Maximum Output Current | 600mA | | Switching Frequency | 500 KHz | | Output voltage ripple (peak to peak) | 50mV | | Transient Response 60mA to 540mA load step | ΔVout = 400mV | For more information www.silicontent.com © 2019 Silicon Content Technology Co., Ltd. All Rights Reserved # **Output Voltage** The output voltage is set by an external resistor divider R5 and R6 in typical application schematic. Recommended R6 resistance is $10.2K\Omega$ . Use equation 5 to calculate R5. $$R_5 = \left(\frac{V_{OUT}}{V_{RFF}} - 1\right) * R_6 \tag{5}$$ where: V<sub>REF</sub> is the feedback reference voltage, typical 0.8V Table 1. R<sub>5</sub>, R<sub>6</sub>Value for Common Output Voltage (Room Temperature) | Vout | R <sub>5</sub> | R <sub>6</sub> | |-------|----------------|----------------| | 3.3 V | 63.5 KΩ | 20 ΚΩ | | 5 V | 105 ΚΩ | 20 ΚΩ | | 12 V | 280 ΚΩ | 20 ΚΩ | | 24 V | 580 KΩ | 20 ΚΩ | #### **Under Voltage Lock-Out** An external voltage divider network of $R_1$ from the input to EN pin and $R_2$ from EN pin to the ground can set the input voltage's Under Voltage Lock-Out (UVLO) threshold. The UVLO has two thresholds, one for power up when the input voltage is rising and the other for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 32.7V (start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 26.5 V (stop or disable). Use Equation 6 and Equation 7 to calculate the values $599k\Omega$ and $22.6k\Omega$ of $R_1$ and $R_2$ resistors. $$R_{1} = \frac{V_{Start} \left(\frac{V_{ENF}}{V_{ENR}}\right) - V_{Stop}}{I_{1} \left(1 - \frac{V_{ENF}}{V_{ENB}}\right) + I_{2}} \tag{6}$$ $$R_2 = \frac{R_1 \times V_{ENF}}{V_{Stop} - V_{ENF} + R_1(I_1 + I_2)} \tag{7}$$ Where Vstart: Vin rise threshold to enable the device Vstop: Vin fall threshold to disable the device $I_1$ =1uA $I_2$ =3uA V<sub>ENR</sub>=1.21V V<sub>EMF</sub>=1.05V #### **Inductor Selection** There are several factors should be considered in selecting inductor such as inductance, saturation current, the RMS current and DC resistance (DCR). Larger inductance results in less inductor current ripple and therefore leads to lower output voltage ripple. However, the larger value inductor always corresponds to a bigger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance to use is to allow the inductor peak-to-peak ripple current to be approximately 20%~50% of the maximum output current. The peak-to-peak ripple current in the inductor ILPP can be calculated as in Equation 8. $$I_{LPP} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{V_{IN} * L * f_{SW}}$$ (8) Where - ILPP is the inductor peak-to-peak current - L is the inductance of inductor - fsw is the switching frequency # SCT2A10 - V<sub>OUT</sub> is the output voltage - V<sub>IN</sub> is the input voltage Since the inductor-current ripple increases with the input voltage, so the maximum input voltage in application is always used to calculate the minimum inductance required. Use Equation 9 to calculate the inductance value. $$L_{MIN} = \frac{V_{OUT}}{f_{SW} * LIR * I_{OUT(max)}} * (1 - \frac{V_{OUT}}{V_{IN(max)}})$$ (9) #### Where - L<sub>MIN</sub> is the minimum inductance required - f<sub>sw</sub> is the switching frequency - V<sub>OUT</sub> is the output voltage - V<sub>IN(max)</sub> is the maximum input voltage - I<sub>OUT(max)</sub> is the maximum DC load current - LIR is coefficient of ILPP to IOUT The total current flowing through the inductor is the inductor ripple current plus the output current. When selecting an inductor, choose its rated current especially the saturation current larger than its peak operation current and RMS current also not be exceeded. Therefore, the peak switching current of inductor, ILPEAK and ILRMS can be calculated as in equation 10 and equation 11. $$I_{LPEAK} = I_{OUT} + \frac{I_{LPP}}{2} \tag{10}$$ $$I_{LRMS} = \sqrt{(I_{OUT})^2 + \frac{1}{12} * (I_{LPP})^2}$$ (11) #### Where - I<sub>LPEAK</sub> is the inductor peak current - IOUT is the DC load current - ILPP is the inductor peak-to-peak current - ILRMS is the inductor RMS current In overloading or load transient conditions, the inductor valley current can increase up to the switch current limit of the device which is typically 0.8A. The most conservative approach is to choose an inductor with a saturation current rating greater than 0.8A. Because of the maximum ILVALLEY limited by device, the maximum output current that the SCT2A10 can deliver also depends on the inductor current ripple. Thus, the maximum desired output current also affects the selection of inductance. The smaller inductor results in larger inductor current ripple leading to a higher maximum output current. For this design, use LIR=0.2 or 0.3, and the inductor value is calculated to be 33uH. The RMS inductor current is 600mA, and the and peak and valley inductor current is 860mA and 340mA respectively. The chosen inductor is a WE 7447714330, which has a saturation current rating of 2.9A #### **Input Capacitor Selection** The input current to the step-down DCDC converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down DCDC converter while maintaining the DC input voltage. Use capacitors with low ESR for better performance. Ceramic capacitors with X5R or X7R dielectrics are usually suggested because of their low ESR and small temperature coefficients, and it is strongly recommended to use another lower value capacitor (e.g. 0.1uF) with small package size (0805) to filter high frequency switching noise. Place the small size capacitor as close to VIN and GND pins as possible. SCT The voltage rating of the input capacitor must be greater than the maximum input voltage. And the capacitor must also have a ripple current rating greater than the maximum input current ripple. The RMS current in the input capacitor can be calculated using Equation 12. $$I_{CINRMS} = I_{OUT} * \sqrt{\frac{V_{OUT}}{V_{IN}} * (1 - \frac{V_{OUT}}{V_{IN}})}$$ (12) The worst case condition occurs at V<sub>IN</sub>=2\*V<sub>OUT</sub>, where: $$I_{CINRMS} = 0.5 * I_{OUT}$$ (13) For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. When selecting ceramic capacitors, it needs to consider the effective value of a capacitor decreasing as the DC bias voltage across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 14 and the maximum input voltage ripple occurs at 50% duty cycle. $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} * C_{IN}} * \frac{V_{OUT}}{V_{IN}} * (1 - \frac{V_{OUT}}{V_{IN}})$$ (14) For this example, three 2.2µF, X7R ceramic capacitors rated for 85 V in parallel are used. And a 0.1 µF for high-frequency filtering capacitor is placed as close as possible to the device pins. #### **Bootstrap Capacitor Selection** A 0.1μF ceramic capacitor must be connected between BOOT pin and SW pin for proper operation. A ceramic capacitor with X5R or better grade dielectric is recommended. The capacitor should have a 25V or higher voltage rating. #### **Output Capacitor Selection** The selection of output capacitor will affect output voltage ripple in steady state and load transient performance. The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance ESR of the output capacitors and the other is caused by the inductor current ripple charging and discharging the output capacitors. To achieve small output voltage ripple, choose a low-ESR output capacitor like ceramic capacitor. For ceramic capacitors, the capacitance dominates the output ripple. For simplification, the output voltage ripple can be estimated by Equation 15 desired. $$\Delta V_{OUT} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{8 * f_{SW}^2 * L * C_{OUT} * V_{IN}}$$ (15) Where - ΔV<sub>OUT</sub> is the output voltage ripple - f<sub>SW</sub> is the switching frequency - · L is the inductance of inductor - C<sub>OUT</sub> is the output capacitance - V<sub>OUT</sub> is the output voltage - V<sub>IN</sub>is the input voltage Due to capacitor's degrading under DC bias, the bias voltage can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. Typically, one 22µF ceramic output capacitors work for most applications. # **Application Waveforms** Vin=48V, Vout=12V, unless otherwise noted Figure 12. Power up Figure 13. Power down Figure 14.Load Transient (0.06A-0.54A, 0.25A/us) Figure 15. Load Transient (0.15A-0.45A, 0.25A/us) Figure 16. SW and Vout Ripple Figure 17. Thermal, 48VIN, 12Vout, 0.6A # **Typical Application Circuit** Figure 18. VOUT=3.3V, IOUT=0.6A Application Circuit Figure 19. VOUT=5V, IOUT=0.6A Application Circuit Figure 20. VOUT=12V, IOUT=0.6A Application Circuit # **Layout Guideline** Proper PCB layout is a critical for SCT2A10's stable and efficient operation. The traces conducting fast switching currents or voltages are easy to interact with stray inductance and parasitic capacitance to generate noise and degrade performance. For better results, follow these guidelines as below: - 1. Power grounding scheme is very critical because of carrying power, thermal, and glitch/bouncing noise associated with clock frequency. The thumb of rule is to make ground trace lowest impendence and power are distributed evenly on PCB. Sufficiently placing ground area will optimize thermal and not causing over heat area. - 2. Place a low ESR ceramic capacitor as close to VIN pin and the ground as possible to reduce parasitic effect. - 3. For operation at full rated load, the top side ground area must provide adequate heat dissipating area. Make sure top switching loop with power have lower impendence of grounding. - 4. The bottom layer is a large ground plane connected to the ground plane on top layer by vias. The power pad should be connected to bottom PCB ground planes using multiple vias directly under the IC. The center thermal pad should always be soldered to the board for mechanical strength and reliability, using multiple thermal vias underneath the thermal pad. Improper soldering thermal pad to ground plate on PCB will cause SW higher ringing and overshoot besides downgrading thermal performance. It is recommended 8mil diameter drill holes of thermal vias, but a smaller via offers less risk of solder volume loss. On applications where solder volume loss thru the vias is of concern, plugging or tenting can be used to achieve a repeatable process. - 5. Output inductor should be placed close to the SW pin. The area of the PCB conductor minimized to prevent excessive capacitive coupling. - 6. The RT terminal is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. - 7. UVLO adjust, RT resistors and feedback components should connect to small signal ground which must return to the GND pin without any interleaving with power ground. - 8. Route BST capacitor trace on the top layer to provide wide path for topside ground. - 9. For achieving better thermal performance, a four-layer layout is strongly recommended. Figure 21. PCB Layout Example # **PACKAGE INFORMATION** ESOP8/PP(95x130) Package Outline Dimensions | Symbol | Dimensions | Dimensions in Millimeters | | s in Inches | |--------|------------|---------------------------|-------|-------------| | Symbol | Min. | Max. | Min. | Max. | | Α | 1.300 | 1.700 | 0.051 | 0.067 | | A1 | 0.000 | 0.100 | 0.000 | 0.004 | | A2 | 1.350 | 1.550 | 0.053 | 0.061 | | b | 0.330 | 0.510 | 0.013 | 0.020 | | С | 0.170 | 0.250 | 0.007 | 0.010 | | D | 4.700 | 5.100 | 0.185 | 0.201 | | D1 | 3.050 | 3.250 | 0.120 | 0.128 | | Е | 3.800 | 4.000 | 0.150 | 0.157 | | E1 | 5.800 | 6.200 | 0.228 | 0.244 | | E2 | 2.160 | 2.360 | 0.085 | 0.093 | | е | 1.270(BSC) | | 0.050 | (BSC) | | | | | | | | L | 0.400 | 1.270 | 0.016 | 0.050 | | θ | 0° | 8° | 0° | 8° | #### NOTE: - 1. Drawing proposed to be made a JEDEC package outline MO-220 variation. - 2. Drawing not to scale. - 3. All linear dimensions are in millimeters. - 4. Thermal pad shall be soldered on the board. - 5. Dimensions of exposed pad on bottom of package do not include mold flash. - 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins. # TAPE AND REEL INFORMATION NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.