# **MP86998**



Intelli-Phase<sup>™</sup> Solution with Integrated HS-/LS-FETs and Driver in TLGA (5mmx6mm) Package

#### DESCRIPTION

The MP86998 is a monolithic half-bridge driver with built-in internal power MOSFETs and gate drivers. The MP86998 achieves 80A of continuous output current across a wide input supply range.

The devices utilizes a monolithic IC approach that drives up to 80A of current per phase. The integration of drivers and MOSFETs results in high efficiency due to an optimal dead time and parasitic inductance reduction. The MP86998 can operate at frequencies from 100kHz to 3MHz.

The MP86998 offers many features to simplify system design, and works with controllers with a tri-state PWM signal. It also comes with accurate current sense to monitor the inductor current, and temperature sense to report the junction temperature.

The device is ideal for server applications where efficiency and small size are at a premium. The MP86998 is available in a TLGA (5mmx6mm) package.

#### **FEATURES**

- Wide 3V to 16V Operating Input Range
- 80A Output Current
- Accu-Sense<sup>™</sup> Current Sense
- Temperature Sense
- Accepts Tri-State PWM Signal
- Current-Limit Protection
- Over-Temperature Protection (OTP)
- Fault Reporting
- Available in a TLGA (5mmx6mm) Package

#### **APPLICATIONS**

- Server Core Voltages
- Graphics Card Core Regulators
- Power Modules

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION





## **ORDERING INFORMATION**

| Part Number* | Package           | Package Top Marking |   |
|--------------|-------------------|---------------------|---|
| MP86998GMJT  | TLGA-41 (5mmx6mm) | See Below           | 3 |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP86998GMJT-Z).

#### **TOP MARKING**

**MPSYYWW** 

MP86998

LLLLLLL

T

MPS: MPS prefix YY: Year code WW: Week code MP86998: Part number LLLLLL: Lot number

T: Thin

# **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin #                    | Pin Name | Description                                                                                                                                                                                                                                  |
|--------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 6, 31,<br>37, 39, 41  | NC       | No connection.                                                                                                                                                                                                                               |
| 2                        | AGND     | Analog ground.                                                                                                                                                                                                                               |
| 3                        | VDD      | Supply voltage for internal circuitry. Connect VDD to VDRV through a $2.2\Omega$ resistor. Decouple VDD with a $1\mu F$ capacitor to AGND. Connect AGND and PGND at the VDD capacitor.                                                       |
| 4                        | VDRV     | <b>Driver voltage.</b> Connect VDRV to a 3.3V supply. Decouple VDRV with a $1\mu F$ to $4.7\mu F$ ceramic capacitor.                                                                                                                         |
| 5, 7, 8, 9,<br>20–24, 40 | PGND     | Power ground.                                                                                                                                                                                                                                |
| 10–19                    | SW       | Phase node.                                                                                                                                                                                                                                  |
| 25–30                    | VIN      | <b>Input supply voltage.</b> Place input ceramic capacitors (C <sub>IN</sub> ) close to the device to support the switching current with minimal parasitic inductance.                                                                       |
| 32                       | PHASE    | <b>Switching node for the bootstrap capacitor connection.</b> The PHASE pin is connected to SW internally.                                                                                                                                   |
| 33                       | BST      | <b>Bootstrap.</b> The BST pin requires a 0.1µF to 0.22µF capacitor to drive the power switch's gate above the supply voltage. Connect the capacitor between the PHASE and BST pins to form a floating supply across the power switch driver. |
| 34                       | PWM      | <b>Pulse-width modulation input.</b> Leave PWM floating or drive PWM to a middle-state voltage to put SW in a high-impedance state.                                                                                                          |
| 35                       | EN       | <b>Enable.</b> Pull EN low to disable the MP86998 and place SW in a high-impedance state.                                                                                                                                                    |
| 36                       | TOUT/FLT | <b>Single-pin temperature sense and fault reporting.</b> TOUT/FLT is pulled up to the VDD voltage if a fault occurs.                                                                                                                         |
| 38                       | IOUT     | <b>Current-sense output.</b> Use an external resistor to adjust the voltage proportional to the inductor current.                                                                                                                            |



## **ABSOLUTE MAXIMUM RATINGS (1)**

| Supply voltage (V <sub>IN</sub> )        | 18V                     |
|------------------------------------------|-------------------------|
| V <sub>IN</sub> - V <sub>SW (DC)</sub>   |                         |
| V <sub>IN</sub> - V <sub>SW (10ns)</sub> | 5V to +32V              |
| V <sub>SW (DC)</sub>                     | 0.3V to $V_{IN} + 0.3V$ |
| V <sub>SW (25ns)</sub>                   | 5V to +25V              |
| V <sub>BST</sub>                         |                         |
| V <sub>BST</sub> - V <sub>PHASE</sub>    | 0.3V to +4V             |
| $V_{DD}, V_{DRV}$                        | 0.3V to +4V             |
| All other pins                           | 0.3V to VDD + 0.3V      |
| Instantaneous current                    |                         |
| Junction temperature                     | 150°C                   |
| Lead temperature                         |                         |
| Storage temperature                      |                         |

### **ESD Ratings**

| Human body model (HE   | 3M)  | 2000V  |
|------------------------|------|--------|
| Charged device model ( | (CDM | )2000V |

## Recommended Operating Conditions (2)

| Supply voltage (V <sub>IN</sub> )         | 3.0V to 16V    |
|-------------------------------------------|----------------|
| Driver voltage (VDRV)                     | 3.0V to 3.6V   |
| Logic voltage (VDD)                       | 3.0V to 3.6V   |
| Operating junction temp (T <sub>1</sub> ) | 40°C to +125°C |

# **Thermal Resistance** (3) **θ**<sub>JB</sub> **θ**<sub>JC\_TOP</sub> TLGA-41 (5mmx6mm)....... 2.7..... 12.4... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The device is not guaranteed to function outside of its operating conditions.
- θ<sub>JB</sub>: Thermal resistance from the junction to the board around the PGND soldering point.
  - $\theta_{\text{JC\_TOP}}.$  Thermal resistance from the junction to the top of the package.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V, VDRV = VDD = EN = 3.3V,  $T_A$  = 25°C for typical value,  $T_J$  = -40°C to 125°C for max and min values, unless otherwise noted.

| Parameter                                                     | Symbol               | Condition                                                    | Min  | Тур                                                                                                        | Max  | Units |
|---------------------------------------------------------------|----------------------|--------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------|------|-------|
| I <sub>IN</sub> shutdown                                      |                      | EN = low                                                     |      | 90                                                                                                         | 180  | μΑ    |
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold |                      |                                                              |      | 2.5                                                                                                        | 3.0  | V     |
| V <sub>IN</sub> UVLO threshold hysteresis                     |                      |                                                              |      | 450                                                                                                        |      | mV    |
| IVDRV quiescent current                                       |                      | PWM = low                                                    |      | 250                                                                                                        | 350  | μA    |
| I <sub>VDD</sub> quiescent current                            |                      | PWM = low                                                    |      | 3                                                                                                          |      | mA    |
| I <sub>VDRV</sub> operation current <sup>(4)</sup>            |                      | fsw = 500kHz                                                 |      | 19.8                                                                                                       |      | mA    |
| Tybry operation current ***                                   |                      | $f_{SW} = 800kHz$                                            |      | 90 180 2.5 3.0 450 250 350 3 19.8 31.7 2.75 2.9 300 110 -35 200 8 20 40 30 40 30 40 30 20 0 +2 5 0 +2 0 +1 |      | mA    |
| VDD voltage UVLO rising threshold                             |                      |                                                              |      | 2.75                                                                                                       | 2.95 | V     |
| VDD voltage UVLO threshold hysteresis                         |                      |                                                              |      | 300                                                                                                        |      | mV    |
| High-side current limit (4)                                   | I <sub>LIM_FLT</sub> | Cycle-by-cycle up to 8 cycles                                |      | 110                                                                                                        |      | Α     |
| Low-side current limit (4)                                    |                      | Negative current limit, cycle-by-cycle, no fault report      |      | -35                                                                                                        |      | А     |
| Negative current limit low-side off time <sup>(4)</sup>       |                      |                                                              |      | 200                                                                                                        |      | ns    |
| High-side current limit shutdown counter (4)                  |                      |                                                              |      | 8                                                                                                          |      | times |
| Dead time at SW rising (4)                                    |                      |                                                              |      | 2                                                                                                          |      | ns    |
| Dead time at SW falling (4)                                   |                      | Positive inductor current                                    |      | 6                                                                                                          |      | ns    |
| Dead time at SW failing V                                     |                      | Negative inductor current                                    |      | 28                                                                                                         |      | ns    |
| EN input high threshold voltage                               |                      |                                                              | 2.30 |                                                                                                            |      | V     |
| EN input low threshold voltage                                |                      |                                                              |      |                                                                                                            | 0.8  | V     |
| PWM high to SW rising delay                                   | trising              |                                                              |      | 20                                                                                                         |      | ns    |
| PWM low to SW falling delay                                   | tralling             |                                                              |      | 20                                                                                                         |      | ns    |
|                                                               | t∟⊤                  |                                                              |      | 40                                                                                                         |      | ns    |
| PWM tri-state to SW Hi-Z                                      | t⊤∟                  |                                                              |      | 30                                                                                                         |      | ns    |
| delay (4)                                                     | tнт                  |                                                              |      | 40                                                                                                         |      | ns    |
|                                                               | t <sub>TH</sub>      |                                                              |      | 30                                                                                                         |      | ns    |
| Minimum PWM pulse width (4)                                   |                      |                                                              |      | 20                                                                                                         |      | ns    |
| IOUT sense gain accuracy (4)                                  |                      | 20A ≤ I <sub>SW</sub> ≤ 80A, T <sub>J</sub> = 25°C           | -2   | 0                                                                                                          | +2   | %     |
| IOUT sense gain                                               | GIOUT                |                                                              |      | 5                                                                                                          |      | μΑ/A  |
| IOUT sense offset                                             |                      | Isw = 0A, V <sub>IOUT</sub> = 1.2V,<br>T <sub>J</sub> = 25°C | -2   | 0                                                                                                          | +2   | μΑ    |
|                                                               |                      | PWM = Hi-Z, V <sub>IOUT</sub> = 1.2V                         | -1   | 0                                                                                                          | +1   | μΑ    |
| IOUT pin voltage range (4)                                    | V <sub>IOUT</sub>    |                                                              | 0.7  |                                                                                                            | 2.1  | V     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V, VDRV = VDD = EN = 3.3V,  $T_A$  = 25°C for typical value and  $T_J$  = -40°C to 125°C for max and min values, unless otherwise noted.

| Parameter                                    | Symbol | Condition             | Min  | Тур | Max  | Units |
|----------------------------------------------|--------|-----------------------|------|-----|------|-------|
| TOUT/FLT sense gain (4)                      |        |                       |      | 8   |      | mV/℃  |
| TOUT/FLT sense offset (4)                    |        | T <sub>J</sub> = 25°C |      | 800 |      | mV    |
| Over-temperature shutdown and fault flag (4) |        |                       |      | 160 |      | °C    |
| TOUT/FLT if a fault occurs (4)               |        |                       | 3.0  | 3.3 |      | V     |
| PWM resistor                                 |        | Pull up, EN = high    |      | 6   |      | kΩ    |
| FVVIVI TESISIOI                              |        | Pull down, EN = high  |      | 5   |      | kΩ    |
| PWM logic high voltage                       |        |                       | 2.30 |     |      | V     |
| PWM tri-state region                         |        |                       | 1.10 |     | 1.8  | V     |
| PWM logic low voltage                        |        |                       |      |     | 0.80 | V     |

#### Note:

4) Not tested in production.

#### **PWM TIMING DIAGRAM**



11/3/2020



0.5

-50

## TYPICAL CHARACTERISTICS



50

Temperature (°C)

100

150











## TYPICAL PERFORMANCE CHARACTERISTICS





1µs/div.

500ns/div.

500ns/div.



## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP86998 is an 80A, monolithic half-bridge driver with internal MOSFETs. It is well-suited for multi-phase buck regulators. An external 3.3V supply is required to supply both VDD and VDRV. When EN transitions from low to high and the VDRV signals are sufficiently high, the device begins operating.

#### **Pulse-Width Modulation (PWM)**

The pulse-width modulation (PWM) input pin is capable of tri-state input. If the PWM input signal is within the tri-state threshold window for 40ns ( $t_{\text{HT}}$  or  $t_{\text{LT}}$ ), the high-side MOSFET (HS-FET) turns off immediately. Then the low-side MOSFET (LS-FET) enters diode emulation mode and remains on until zero-current detection (ZCD).

The tri-state PWM input is enabled by forcing a middle-voltage PWM signal, or by floating the PWM input. The internal current source charges the signal to a middle voltage. See the PWM Timing Diagram on page 5 for the propagation delay definition from PWM to the SW node.

#### **Diode Emulation Mode**

If PWM is either low or in tri-state while operating in diode emulation mode, the LS-FET turns on when the inductor current is positive. The LS-FET turns off if the inductor current is negative or if it crosses the ZCD threshold. Diode emulation mode can be enabled by driving PWM to a middle state or floating PWM.

#### **Current Sense**

When EN is high, the IOUT pin is a bidirectional current source that is proportional to the inductor current. The current-sense gain is 5µA/A. If required, a resistor can be used to configure the voltage gain proportional to the inductor current.

The IOUT output has two states (see Table 1). In disable mode (EN = low), the current-sense circuit is disabled, and IOUT is in a Hi-Z (high impedance) state.

**Table 1: IOUT Output States** 

| PWM | EN   | IOUT   |
|-----|------|--------|
| PWM | High | Active |
| -   | Low  | Hi-Z   |

The IOUT pin's voltage should range between 0.7V and 2.1V to achieve an accurate IOUT current output of up to  $+400\mu\text{A}/-200\mu\text{A}$  (e.g. +80A/-40A). Generally, there is a resistor ( $R_{\text{IOUT}}$ ) connected from IOUT to an external voltage that is capable of sinking small currents. This provides a sufficient voltage to meet the required operating voltage range. Calculate the reference voltage ( $V_{\text{CM}}$ ) and  $R_{\text{IOUT}}$  values with Equation (1):

$$0.7V < I_{IOUT} \times R_{IOUT} + V_{CM} < 2.1V$$
 (1)

Where  $V_{\text{CM}}$  is a reference voltage connected to  $R_{\text{IOUT}}$ .

I<sub>OUT</sub> can be estimated with Equation (2):

$$I_{IOUT} = I_{SW} \times G_{IOUT}$$
 (2)

The Intelli-Phase's<sup>™</sup> current-sense output can be used by the controller to monitor the output current accurately. The cycle-by-cycle current information from IOUT can be used for phase current balancing, over-current protection (OCP), and active voltage positioning (output voltage droop).

## **Positive and Negative Inductor Current Limit**

If an HS-FET over-current (OC) condition is detected, the HS-FET turns off for that PWM cycle. If the OC condition remains for eight consecutive cycles, the HS-FET latches off, TOUT/FLT pulls high to VDD, and the LS-FET turns on until ZCD. To release the latch and restart the device, toggle EN, or cycle the power on VIN or VDD.

When the LS-FET detects a -35A valley current, the MP86998 turns off the LS-FET and turns on the HS-FET for 200ns to limit the negative current. The LS-FET negative current limit does not trigger a fault report.

# Temperature-Sense Output with Fault Indication (TOUT/FLT)

The TOUT/FLT pin senses the junction temperature and indicates whether a fault has occurred.

When VDD exceeds its under-voltage lockout (UVLO) threshold and the part is active, TOUT/FLT is a voltage output proportional to the junction temperature.



The gain is  $8mV/^{\circ}C$  and has an 800mV offset at  $25^{\circ}C$ . For example the voltage is 0.8V when  $T_J = 25^{\circ}C$ , and 1.6V when  $T_J = 125^{\circ}C$ .

If a fault occurs, TOUT/FLT is pulled to the VDD voltage to report the fault event, regardless of the temperature. 200ns after the fault occurrs, the PWM impedance changes accordingly to indicate the fault type. Table 2 shows the PWM status regarding each fault event.

Table 2: PWM Resistance when a Fault Occurs

| Fault Type                      | PWM          |
|---------------------------------|--------------|
| HS-FET current limit protection | 10kΩ to AGND |
| Over-temperature protection     | 20kΩ to AGND |
| SW-to-PGND short protection     | 1kΩ to VDD   |

TOUT/FLT can monitor three fault events.

 Over-current limit (HS-FET): To trigger an over-current fault, the current limit must be exceeded eight consecutive times. If this

- fault occurs, the MP86998 latches off to turn off the HS-FET. The LS-FET turns on and stays on until the inductor current reaches 0A. PWM uses a  $10k\Omega$  resistor connected to AGND to indicate the fault type.
- Over-temperature fault at T<sub>J</sub> > 160°C: If this fault occurs, the MP86998 latches off to turn off the HS-FET. The LS-FET turns off when the inductor current reaches 0A. PWM uses a 20kΩ resistor connected to AGND to indicate the fault type.
- 3. <u>SW-to-PGND short</u>: If this fault occurs, the MP86998 latches off to turn off the HS-FET. PWM is pulled high ( $1k\Omega$  to VDD) to indicate the fault type.

The fault latch can be released by toggling EN or by recycling power on VIN or VDD.

For multi-phase operation, connect the TOUT/FLT pins of each Intelli-Phase<sup>TM</sup> together (see Figure 2).



Figure 2: Multi-Phase Temperature-Sense Utilization



#### APPLICATION INFORMATION

## **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 3 and follow the guidelines below:

- 1. Place the input MLCC capacitors as close to VIN and PGND as possible.
- 2. Place the major MLCC capacitors on the same layer as the MP86998.
- Place as many VIN and PGND vias underneath the package as possible.
- Place the vias between the VIN or PGND long pads.
- 5. Place a VIN copper plane on the second inner layer to form the PCB stack as positive/negative/positive, which reduces the parasitic impedance from the input MLCC capacitor to the MP86998. Ensure that the copper plane on the inner layer covers the VIN vias underneath the package, as well as the input MLCC capacitors.

- 6. Place more PGND vias close to the PGND pin/pad to minimize both thermal resistance and parasitic resistance/impedance.
- Place the BST capacitor and VDRV capacitor as close to the MP86998's pins as possible.
- 8. Use a trace width of 20mils or longer to route the path.
- 9. Avoid placing vias on the BST driving path.
- 10. Use a 0.1μF to 0.22μF bootstrap capacitor.
- Place the VDD decoupling capacitor close to the device.
- 12. Connect AGND and PGND at the point of the VDD capacitor's ground connection.
- 13. Keep the IOUT signal trace away from highcurrent paths, such as SW and PWM.



Figure 3: Example of PCB Layout (Placement and Top Layer PCB)

Input Capacitor: 0805 Package (Top and Bottom Sides) and 0402 Package (Top Side)
Inductor: 11mmx8mm Package
VDD/BST/VDRV Capacitor: 0402 Package

© 2020 MPS. All Rights Reserved.

Via Size: 20mils/10mils



## **PACKAGE INFORMATION**

# TLGA-41 (5mmx6mm)



#### **TOP VIEW**





#### **SIDE VIEW**



**RECOMMENDED STENCIL DESIGN** 





#### **RECOMMENDED LAND PATTERN**

#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-303.
- 4) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number       | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape<br>Pitch |
|-------------------|------------------------|-------------------|-------------------|-------------------|------------------|-----------------------|--------------------------|
| MP86998GMJT-<br>Z | TLGA-41<br>(5mmx6mm)   | 5000              | N/A               | N/A               | 13in             | 12mm                  | 8mm                      |



# **Revision History**

| Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|------------|------------------|-----------------|------------------|
| 1.0        | 11/3/2020        | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.