

## Voltage Regulator - Low Dropout, Inhibit

### 30 mA

The NCV4296-2C is a monolithic integrated low dropout voltage regulator with an output current capability of 30 mA available in the TSOP-5 package.

The output voltage is accurate within  $\pm 4.0\%$  with a maximum dropout voltage of 250 mV with an input up to 45 V. Low quiescent current is a feature typically drawing only 160  $\mu$ A with a 1 mA load. With Inhibit feature, the regulator can be turned off and the device consumes less than 5  $\mu$ A of quiescent current. This part is ideal for automotive and all battery operated microprocessor equipment.

The regulator is protected against reverse battery, short circuit and thermal overload conditions.

#### Features

- Output Voltage Options: 3.3 V, 5.0 V
- Output Voltage Accuracy:  $\pm 4.0\%$
- Output Current: up to 30 mA
- Low Quiescent Current (typ. 160  $\mu$ A @ 1 mA)
- Low Dropout Voltage (typ. 65 mV @ 20 mA)
- Wide Input Voltage Operating Range: up to 45 V
- Inhibit Input
- Protection Features:
  - ◆ Current Limitation
  - ◆ Thermal Shutdown
  - ◆ Reverse Polarity Protection and Reverse Bias Protection
- AEC-Q100 Grade 1 Qualified and PPAP Capable
- This is a Pb-Free Device

#### Typical Applications

- Microprocessor Systems Power Supply



Figure 1. Applications Circuit



ON Semiconductor®

[www.onsemi.com](http://www.onsemi.com)

#### MARKING DIAGRAM



xxx = Specific Device Code

A = Assembly Location

Y = Year

W = Work Week

▪ = Pb-Free Package

(Note: Microdot may be in either location)

#### PIN CONNECTIONS



#### ORDERING INFORMATION

See detailed ordering, marking and shipping information on page 10 of this data sheet.



Figure 2. Simplified Block Diagram

## PIN FUNCTION DESCRIPTION

| Pin No.<br>TSOP-5 | Pin Name         | Description                                                                                       |
|-------------------|------------------|---------------------------------------------------------------------------------------------------|
| 1                 | INH              | Inhibit Input. Low level disables the IC.                                                         |
| 2                 | GND              | Power Supply Ground.                                                                              |
| 3                 | V <sub>in</sub>  | Unregulated Positive Power Supply Input. Connect 0.1 $\mu$ F capacitor to ground.                 |
| 4                 | V <sub>out</sub> | Regulated Positive Output Voltage. Connect 2.2 $\mu$ F capacitor with ESR < 7 $\Omega$ to ground. |
| 5                 | GND              | Power Supply Ground.                                                                              |

## ABSOLUTE MAXIMUM RATINGS

| Rating                                                                                                    | Symbol              | Min        | Max    | Unit |
|-----------------------------------------------------------------------------------------------------------|---------------------|------------|--------|------|
| Input Voltage DC (Note 1)<br>DC                                                                           | V <sub>in</sub>     | -42        | 45     | V    |
| Input Voltage (Note 2)<br>Load Dump – Suppressed                                                          | U <sub>s</sub>      | -          | 60     | V    |
| Output Voltage                                                                                            | V <sub>out</sub>    | -6         | 30     | V    |
| Inhibit Input Voltage<br>DC                                                                               | V <sub>INH</sub>    | -42        | 45     | V    |
| Inhibit Input Current Range<br>DC<br>Transient, -0.3 V $\leq$ V <sub>in</sub> 45 V, t <sub>p</sub> < 1 ms | I <sub>INH</sub>    | -0.5<br>-5 | -<br>5 | mA   |
| Maximum Junction Temperature                                                                              | T <sub>J(max)</sub> | -40        | 150    | °C   |
| Storage Temperature                                                                                       | T <sub>STG</sub>    | -50        | 150    | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
2. Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class A according to ISO16750-1.

## ESD CAPABILITY (Note 3)

| Rating                           | Symbol             | Min | Max | Unit |
|----------------------------------|--------------------|-----|-----|------|
| ESD Capability, Human Body Model | ESD <sub>HBM</sub> | -2  | 2   | kV   |

3. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC-Q100-002 (JS-001-2010)

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes <50mm<sup>2</sup> due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2014.

## LEAD SOLDERING TEMPERATURE AND MSL (Note 4)

| Rating                     | Symbol | Min | Max | Unit |
|----------------------------|--------|-----|-----|------|
| Moisture Sensitivity Level | MSL    | 1   | –   |      |

4. For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

## THERMAL CHARACTERISTICS

| Rating                                                                          | Symbol          | Value | Unit |
|---------------------------------------------------------------------------------|-----------------|-------|------|
| Thermal Characteristics, TSOP-5<br>Thermal Resistance, Junction-to-Air (Note 5) | $R_{\theta JA}$ | 136.2 | °C/W |

5. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate.

## RECOMMENDED OPERATING RANGES

| Rating                 | Symbol               | Min                         | Max | Unit |
|------------------------|----------------------|-----------------------------|-----|------|
| Input Voltage (Note 6) | $V_{in}$             | $V_{out, nom} + 0.5$ or 3.5 | 45  | V    |
| Inhibit Input Voltage  | $\overline{V_{INH}}$ | -0.3                        | 40  | V    |
| Junction Temperature   | $T_J$                | -40                         | 150 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. Minimum  $V_{in} = V_{out, nom} + 0.5$  or 3.5, whichever is higher.

# NCV4296-2C

**ELECTRICAL CHARACTERISTICS**  $V_{in} = 13.5$  V,  $V_{INH} > 2.5$  V,  $C_{in} = 0.1 \mu F$ ,  $C_{out} = 2.2 \mu F$ , for typical values  $T_J = 25^\circ C$ , for min/max values  $T_J = -40^\circ C$  to  $150^\circ C$ ; unless otherwise noted. (Note 7)

| Parameter                                                             | Test Conditions                                                                 | Symbol                          | Min      | Typ          | Max      | Unit    |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|----------|--------------|----------|---------|
| <b>REGULATOR OUTPUT</b>                                               |                                                                                 |                                 |          |              |          |         |
| Output Voltage                                                        | $V_{in} = 5.0$ V                                                                | $V_{out}$                       | 4.80     | 5.00         | 5.20     | V       |
|                                                                       | $V_{in} = 3.3$ V                                                                |                                 | 4.80     | 5.00         | 5.20     |         |
|                                                                       | $V_{in} = 13.5$ V, $I_{out} = 1$ mA to 30 mA                                    |                                 | 3.17     | 3.30         | 3.43     |         |
|                                                                       | $V_{in} = 4.3$ V to 40 V, $I_{out} = 10$ mA                                     |                                 | 3.17     | 3.30         | 3.43     |         |
| Line Regulation                                                       | $V_{in} = V_{in}$ , min to 36 V, $I_{out} = 5$ mA, $T_J = 25^\circ C$           | $Reg_{line}$                    | –        | 5            | 20       | mV      |
|                                                                       | $V_{in} = V_{in}$ , min to 36 V, $I_{out} = 5$ mA                               |                                 | –        | 10           | 30       |         |
| Load Regulation                                                       | $I_{out} = 1$ mA to 25 mA, $T_J = 25^\circ C$                                   | $Reg_{load}$                    | –        | 3            | 20       | mV      |
|                                                                       | $I_{out} = 1$ mA to 25 mA                                                       |                                 | –        | 10           | 30       |         |
| Dropout Voltage (Note 8)                                              | $I_{out} = 20$ mA                                                               | $V_{DO}$                        | –        | 65           | 250      | mV      |
| <b>DISABLE AND QUIESCENT CURRENTS</b>                                 |                                                                                 |                                 |          |              |          |         |
| Disable Current                                                       | $V_{INH} \leq 0.4$ V, $T_J < 85^\circ C$<br>$V_{INH} \leq 0.4$ V                | $I_{DIS}$                       | –        | 0            | 1        | $\mu A$ |
|                                                                       |                                                                                 |                                 | –        | 0            | 5        |         |
| Quiescent Current, $I_q = I_{in} - I_{out}$                           | $I_{out} < 0.1$ mA, $T_J < 85^\circ C$<br>$I_{out} < 1$ mA<br>$I_{out} < 30$ mA | $I_q$                           | –        | 150          | 170      | $\mu A$ |
|                                                                       |                                                                                 |                                 | –        | 160          | 200      | $\mu A$ |
|                                                                       |                                                                                 |                                 | –        | 0.8          | 4        | mA      |
| <b>CURRENT LIMIT PROTECTION</b>                                       |                                                                                 |                                 |          |              |          |         |
| Current Limit                                                         | $V_{out} = V_{out, nom} - 100$ mV                                               | $I_{LIM}$                       | 30       | –            | –        | mA      |
| <b>PSRR</b>                                                           |                                                                                 |                                 |          |              |          |         |
| Power Supply Ripple Rejection                                         | $f = 100$ Hz, 0.5 $V_{pp}$                                                      | PSRR                            | –        | 60           | –        | dB      |
| <b>INHIBIT</b>                                                        |                                                                                 |                                 |          |              |          |         |
| Inhibit Input Threshold Voltage<br>Low (Off-State)<br>High (On-State) | $V_{out} < 0.1$ V<br>$V_{out} > 0.95 \times V_{out, nom}$                       | $V_{INH}$                       | 0.4<br>– | 1.76<br>1.82 | –<br>2.2 | V       |
| Inhibit Input Current<br>Low (Off-State)<br>High (On-State)           | $V_{INH} = 0$ V<br>$V_{INH} = 5$ V                                              | $I_{INH\_OFF}$<br>$I_{INH\_ON}$ | –2<br>–  | –<br>6       | 2<br>12  | $\mu A$ |
| <b>THERMAL SHUTDOWN</b>                                               |                                                                                 |                                 |          |              |          |         |
| Thermal Shutdown Temperature<br>(Note 9)                              |                                                                                 | $T_{SD}$                        | 151      | 175          | 195      | °C      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.
- Measured when output voltage falls 100 mV below the regulated voltage at  $V_{in} = 13.5$  V. If  $V_{out} < 5$  V, then  $V_{DO} = V_{in} - V_{out}$ . Maximum dropout voltage value is limited by minimum input voltage  $V_{in} = V_{out, nom} + 0.5$  V recommended for guaranteed operation at maximum output current.
- Values based on design and/or characterization.

## TYPICAL CHARACTERISTICS – 5.0 V VERSION



**Figure 3. Output Stability with Output Capacitor ESR**



**Figure 4. Output Voltage vs. Junction Temperature**



**Figure 5. Output Voltage vs. Input Voltage**



**Figure 6. Dropout Voltage vs. Output Current**



**Figure 7. Maximum Output Current vs. Input Voltage**

## TYPICAL CHARACTERISTICS – 5.0 V VERSION



Figure 8. Quiescent Current vs. Output Current  
(High Load)



Figure 9. Quiescent Current vs. Output Current  
(Low Load)



Figure 10. Quiescent Current vs. Input Voltage

## TYPICAL CHARACTERISTICS – 3.3 V VERSION



**Figure 11. Output Stability with Output Capacitor ESR**



**Figure 12. Output Voltage vs. Junction Temperature**



**Figure 13. Output Voltage vs. Input Voltage**



**Figure 14. Maximum Output Current vs. Input Voltage**



**Figure 15. Quiescent Current vs. Input Voltage**

## TYPICAL CHARACTERISTICS – 3.3 V VERSION



Figure 16. Quiescent Current vs. Output Current (High Load)



Figure 17. Quiescent Current vs. Output Current (Low Load)



Figure 18.  $R_{\theta JA}$  vs. PCB Cu Area

**DEFINITIONS****General**

All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature.

**Output voltage**

The output voltage parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges.

**Line Regulation**

The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range.

**Load Regulation**

The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range.

**Dropout Voltage**

The input to output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. It is measured when the output drops 100 mV below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level.

**Quiescent and Disable Currents**

Quiescent Current ( $I_q$ ) is the difference between the input current (measured through the LDO input pin) and the

output load current. If Inhibit pin is set to LOW the regulator reduces its internal bias and shuts off the output, this term is called the disable current ( $I_{DIS}$ ).

**Current Limit**

Current Limit is value of output current by which output voltage drops 100 mV below its nominal value. It means that the device is capable to supply minimum 30 mA.

**PSRR**

Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB).

**Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 175°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating.

**Maximum Package Power Dissipation**

The power dissipation level is maximum allowed power dissipation for particular package or power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower.

## APPLICATIONS INFORMATION

The NCV4296-2C low dropout regulator is self-protected with internal thermal shutdown and internal current limit. Typical characteristics are shown in Figure 3 to Figure 18.

**Input Decoupling ( $C_{in}$ )**

A ceramic or tantalum 0.1  $\mu$ F capacitor is recommended and should be connected close to the NCV4296-2C package. Higher capacitance and lower ESR will improve the overall line and load transient response.

**Output Decoupling ( $C_{out}$ )**

The NCV4296-2C is a stable component and does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. Stability region of ESR vs. Output Current is shown in Figures 3 and 11. The minimum output decoupling value is 2.2  $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator works with ceramic chip capacitors as well as tantalum devices. Larger values improve noise rejection and load transient response.

**Inhibit Operation**

The Inhibit pin will turn the regulator on or off. The threshold limits are covered in the electrical characteristics table in this data sheet.

**Thermal Considerations**

As power in the NCV4296-2C increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad

configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV4296-2C has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV4296-2C can handle is given by:

$$P_{D(MAX)} = \frac{[T_{J(MAX)} - T_A]}{R_{\theta JA}} \quad (\text{eq. 1})$$

Since  $T_J$  is not recommended to exceed 150°C, then the NCV4296-2C soldered on 645 mm<sup>2</sup>, 1 oz copper area, FR4 can dissipate up to 0.92 W when the ambient temperature ( $T_A$ ) is 25°C. See Figure 18 for  $R_{\theta JA}$  versus PCB area. The power dissipated by the NCV4296-2C can be calculated from the following equations:

$$P_D \approx V_{in}(I_q @ I_{out}) + I_{out}(V_{in} - V_{out}) \quad (\text{eq. 2})$$

or

$$V_{in(MAX)} \approx \frac{P_{D(MAX)} + (V_{out} \times I_{out})}{I_{out} + I_q} \quad (\text{eq. 3})$$

**Hints**

$V_{in}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV4296-2C and make traces as short as possible.

## ORDERING INFORMATION

| Device            | Marking | Package             | Shipping <sup>†</sup> |
|-------------------|---------|---------------------|-----------------------|
| NCV4296-2CSN50T1G | 65V     | TSOP-5<br>(Pb-Free) | 3000 / Tape & Reel    |
| NCV4296-2CSN33T1G | 63V     |                     |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

**MECHANICAL CASE OUTLINE**  
PACKAGE DIMENSIONS

**onsemi**<sup>TM</sup>



SCALE 2:1



**TSOP-5**  
CASE 483  
ISSUE N

DATE 12 AUG 2020

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A.
5. OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

| MILLIMETERS |          |      |
|-------------|----------|------|
| DIM         | MIN      | MAX  |
| A           | 2.85     | 3.15 |
| B           | 1.35     | 1.65 |
| C           | 0.90     | 1.10 |
| D           | 0.25     | 0.50 |
| G           | 0.95 BSC |      |
| H           | 0.01     | 0.10 |
| J           | 0.10     | 0.26 |
| K           | 0.20     | 0.60 |
| M           | 0°       | 10°  |
| S           | 2.50     | 3.00 |

**SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**GENERIC  
MARKING DIAGRAM\***



XXX = Specific Device Code    XXX = Specific Device Code

A = Assembly Location    M = Date Code  
Y = Year    □ = Pb-Free Package  
W = Work Week  
■ = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ARB18753C | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | TSOP-5      | PAGE 1 OF 1                                                                                                                                                                         |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

