

## LMV771/LMV772/LMV772Q/LMV774 Single/Dual/Quad, Low Offset, Low Noise, RRO **Operational Amplifiers**

Check for Samples: LMV771, LMV772, LMV774

### **FEATURES**

- (Unless otherwise noted, typical values at  $V_s$  = 2.7V)
- **Guaranteed 2.7V and 5V specifications**
- Maximum Vos (LMV771) 850µV (limit)
- Voltage noise
- f = 100 Hz 12.5nV/√Hz
- $f = 10 \text{ kHz} 7.5 \text{ nV}/\sqrt{\text{Hz}}$
- Rail-to-Rail output swing
- $R_L = 600\Omega \ 100 \text{mV}$  from rail
- $R_{L} = 2k\Omega 50mV$  from rail
- Open loop gain with  $R_L = 2k\Omega \ 100 dB$
- $V_{CM}$  0 to V<sup>+</sup> -0.9V
- Supply current (per amplifier) 550µA
- Gain bandwidth product 3.5MHz

- Temperature range -40°C to 125°C
- LMV772Q is AEC-Q100 Grade 1 gualified and is manufactured on Automotive grade flow

### APPLICATIONS

- Transducer amplifier
- Instrumentation amplifier
- Precision current sensing •
- Data acquisition systems
- Active filters and buffers
- Sample and hold
- Portable/battery powered electronics
- Automotive

### DESCRIPTION

The LMV771/LMV772/LMV772Q/LMV774 are Single, Dual, and Quad low noise precision operational amplifiers intended for use in a wide range of applications. Other important characteristics of the family include: an extended operating temperature range of -40°C to 125°C, the tiny SC70-5 package for the LMV771, and low input bias current.

The extended temperature range of -40°C to 125°C allows the LMV771/LMV772/LMV772Q/LMV774 to accommodate a broad range of applications. The LMV771 expands National Semiconductor's Silicon Dust™ amplifier portfolio offering enhancements in size, speed, and power savings. The LMV771/LMV772/LMV772Q/LMV774 are guaranteed to operate over the voltage range of 2.7V to 5.0V and all have rail-to-rail output.

The LMV771/LMV772/LMV772Q/LMV774 family is designed for precision, low noise, low voltage, and miniature systems. These amplifiers provide rail-to-rail output swing into heavy loads. The maximum input offset voltage for the LMV771 is 850 µV at room temperature and the input common mode voltage range includes ground.

The LMV771 is offered in the tiny SC70-5 package, LMV772/LMV772Q in the space saving MSOP-8 and SOIC-8, and the LMV774 in TSSOP-14.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Silicon Dust is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## LMV771, LMV772, LMV774



www.ti.com

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

#### **Connection Diagram**



Figure 1. SC70-5 (Top View)

#### **Instrumentation Amplifier**



 $V_0 = -K (2a + 1) (V_1 - V_2)$ 

(1)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010

www.ti.com

#### Absolute Maximum Ratings <sup>(1)</sup>

| ESD Tolerance <sup>(2)</sup>                     |                                                    |
|--------------------------------------------------|----------------------------------------------------|
| Machine Model                                    | 200V                                               |
| Human Body Model                                 | 2000V                                              |
| Differential Input Voltage                       | ± Supply Voltage                                   |
| Voltage at Input Pins                            | (V <sup>+</sup> ) + 0.3V, (V <sup>−</sup> ) − 0.3V |
| Current at Input Pins                            | ±10 mA                                             |
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 5.75V                                              |
| Output Short Circuit to V <sup>+</sup>           | (3)                                                |
| Output Short Circuit to V <sup>−</sup>           | (4)                                                |
| Mounting Temperture                              |                                                    |
| Infrared or Convection (20 sec)                  | 235°C                                              |
| Wave Soldering Lead Temp (10 sec)                | 260°C                                              |
| Storage Temperature Range                        | −65°C to 150°C                                     |
| Junction Temperature <sup>(5)</sup>              | 150°C                                              |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.

Human Body Model is 1.5 kΩ in series with 100 pF. Machine Model is 0Ω in series with 20 pF. (2)

Shorting output to V<sup>+</sup> will adversely affect reliability. Shorting output to V<sup>-</sup> will adversely affect reliability. (3)

(4)

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. (5)

### Operating Ratings <sup>(1)</sup>

| Supply Voltage                        | 2.7V to 5.5V   |
|---------------------------------------|----------------|
| Temperature Range                     | −40°C to 125°C |
| Thermal Resistance (θ <sub>JA</sub> ) |                |
| SC70-5 Package                        | 440 °C/W       |
| 8-Pin MSOP                            | 235°C/W        |
| 8-Pin SOIC                            | 190°C/W        |
| 14-Pin TSSOP                          | 155°C/W        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.



SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

www.ti.com

### 2.7V DC Electrical Characteristics (1)

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}$ C. V<sup>+</sup> = 2.7V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1M\Omega. Boldface limits apply at the temperature extremes.

| Symbol                      | Parameter                           | Condition                                                                                                               | Min<br>(2)          | Тур<br>(3)       | Max<br>(2)          | Units      |
|-----------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|---------------------|------------|
|                             |                                     | LMV771                                                                                                                  |                     | 0.3              | 0.85<br><b>1.0</b>  |            |
| V <sub>OS</sub>             | Input Offset Voltage                | LMV772/LMV772Q/LMV774                                                                                                   |                     | 0.3              | 1.0<br><b>1.2</b>   | mV         |
| TCV <sub>OS</sub>           | Input Offset Voltage Average Drift  |                                                                                                                         |                     | -0.45            |                     | µV/°C      |
| I <sub>B</sub>              | Input Bias Current <sup>(4)</sup>   | V <sub>CM</sub> = 1V                                                                                                    |                     | -0.1             | 100<br><b>250</b>   | pА         |
| l <sub>OS</sub>             | Input Offset Current <sup>(4)</sup> |                                                                                                                         |                     | 0.004            | 100                 | pА         |
| I <sub>S</sub>              | Supply Current (Per Amplifier)      |                                                                                                                         |                     | 550              | 900<br><b>910</b>   | μA         |
| CMRR                        | Common Mode Rejection Ratio         | $0.5 \le V_{CM} \le 1.2V$                                                                                               | 74<br><b>72</b>     | 80               |                     | dB         |
| PSSR                        | Power Supply Rejection Ratio        | $2.7V \le V^+ \le 5V$                                                                                                   | 82<br><b>76</b>     | 90               |                     | dB         |
| V <sub>CM</sub>             | Input Common-Mode Voltage Range     | For CMRR ≥ 50dB                                                                                                         | 0                   |                  | 1.8                 | V          |
| •                           | Large Signal Voltage Gain           | $R_L = 600\Omega$ to 1.35V,<br>V <sub>O</sub> = 0.2V to 2.5V, <sup>(6)</sup>                                            | 92<br><b>80</b>     | 100              |                     | - dB       |
| A <sub>V</sub>              | (5)                                 | $ \begin{array}{l} R_{L} = 2 k \Omega \text{ to } 1.35 V, \\ V_{O} = 0.2 V \text{ to } 2.5 V, \end{array} \end{array} $ | 98<br><b>86</b>     | 100              |                     | ав         |
| \ <i>\</i>                  | Outrast Outras                      | $R_L = 600\Omega$ to 1.35V<br>V <sub>IN</sub> = ± 100mV, <sup>(6)</sup>                                                 | 0.11<br><b>0.14</b> | 0.084 to<br>2.62 | 2.59<br><b>2.56</b> | N          |
| V <sub>O</sub> Output Swing |                                     |                                                                                                                         | 0.05<br><b>0.06</b> | 0.026 to 2.68    | 2.65<br><b>2.64</b> | V          |
|                             | Output Short Circuit Current        | Sourcing, $V_O = 0V$<br>$V_{IN} = 100mV$                                                                                | 18<br><b>11</b>     | 24               |                     | <b>~</b> ^ |
| I <sub>O</sub>              | Output Short Circuit Current        | Sinking, $V_0 = 2.7V$<br>$V_{IN} = -100mV$                                                                              | 18<br><b>11</b>     | 22               |                     | - mA       |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . All limits are guaranteed by testing or statistical analysis.

(2)

(3) Typical values represent the most likely parametric norm.

Limits guaranteed by design. (4)

 $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = GND + 0.2V$  and  $V_O = V^+ -0.2V$ For LMV772/LMV772Q/LMV774, temperature limits apply to -40°C to 85°C. (5)

(6)

LMV772/LMV772Q/LMV774 temperature limits apply to -40°C to 125°C.

4

For LMV772/LMV772Q/LMV774, temperature limits apply to -40°C to 85°C. If R<sub>L</sub> is relaxed to 10 k $\Omega$ , then for (7)



SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010

www.ti.com

### 2.7V AC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}$ C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1M\Omega. Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                                  | Conditions                                                          | Min<br>(2) | Тур   | Max<br>(2) | Units  |
|----------------|--------------------------------------------|---------------------------------------------------------------------|------------|-------|------------|--------|
| SR             | Slew Rate <sup>(4)</sup>                   | $A_V = +1, R_L = 10 \text{ k}\Omega$                                |            | 1.4   |            | V/µs   |
| GBW            | Gain-Bandwidth Product                     |                                                                     |            | 3.5   |            | MHz    |
| Φ <sub>m</sub> | Phase Margin                               |                                                                     |            | 79    |            | Deg    |
| G <sub>m</sub> | Gain Margin                                |                                                                     |            | -15   |            | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise<br>(Flatband) | f = 10kHz                                                           |            | 7.5   |            | nV/√Hz |
| en             | Input-Referred Voltage Noise (I/f)         | f = 100Hz                                                           |            | 12.5  |            | nV/√Hz |
| i <sub>n</sub> | Input-Referred Current Noise               | f = 1kHz                                                            |            | 0.001 |            | pA/√Hz |
| THD            | Total Harmonic Distortion                  | $      f = 1 kHz, A_V = +1 \\ R_L = 600 \Omega, V_{IN} = 1 V_{PP} $ |            | 0.007 |            | %      |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>.
 All limits are guaranteed by testing or statistical analysis.
 Typical values represent the most likely parametric norm.

(4) The number specified is the slower of positive and negative slew rates.



SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

www.ti.com

### 5.0V DC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}$ C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1M\Omega. Boldface limits apply at the temperature extremes.

| Symbol            | Parameter                                       | Condition                                                                       | Min<br>(2)          | Тур<br>(3)       | Max<br>(2)          | Units |  |
|-------------------|-------------------------------------------------|---------------------------------------------------------------------------------|---------------------|------------------|---------------------|-------|--|
|                   |                                                 | LMV771                                                                          |                     | 0.25             | 0.85<br><b>1.0</b>  |       |  |
| V <sub>OS</sub>   | Input Offset Voltage                            | LMV772/LMV772Q/LMV774                                                           |                     | 0.25             | 1.0<br><b>1.2</b>   | - mV  |  |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift              |                                                                                 |                     | -0.35            |                     | µV/°C |  |
| IB                | Input Bias Current <sup>(4)</sup>               | $V_{CM} = 1V$                                                                   |                     | -0.23            | 100<br><b>250</b>   | pА    |  |
| l <sub>os</sub>   | Input Offset Current <sup>(4)</sup>             |                                                                                 |                     | 0.017            | 100                 | pА    |  |
| I <sub>S</sub>    | Supply Current (Per Amplifier)                  |                                                                                 |                     | 600              | 950<br><b>960</b>   | μΑ    |  |
| CMRR              | Common Mode Rejection Ratio                     | $0.5 \le V_{CM} \le 3.5V$                                                       | 80<br><b>79</b>     | 90               |                     | dB    |  |
| PSRR              | Power Supply Rejection Ratio                    | 2.7V ≤ V <sup>+</sup> ≤ 5V                                                      | 82<br><b>76</b>     | 90               |                     | dB    |  |
| V <sub>CM</sub>   | Input Common-Mode Voltage Range                 | For CMRR ≥ 50dB                                                                 | 0                   |                  | 4.1                 | V     |  |
| ٨                 | Large Signal Voltage Gain                       | $R_L = 600\Omega$ to 2.5V,<br>V_O = 0.2V to 4.8V, <sup>(6)</sup>                | 92<br><b>89</b>     | 100              |                     | - dB  |  |
| A <sub>V</sub>    | (5)                                             |                                                                                 | 98<br><b>95</b>     | 100              |                     | aв    |  |
| N/                | Outrast Outras                                  | $R_L = 600\Omega \text{ to } 2.5V$<br>V <sub>IN</sub> = ± 100mV, <sup>(6)</sup> | 0.15<br><b>0.23</b> | 0.112 to<br>4.9  | 4.85<br><b>4.77</b> | N     |  |
| Vo                | Output Swing                                    |                                                                                 | 0.06<br><b>0.07</b> | 0.035 to<br>4.97 | 4.94<br><b>4.93</b> | V     |  |
| 1-                | Output Short Circuit Current <sup>(4) (8)</sup> | Sourcing, $V_0 = 0V$<br>$V_{IN} = 100mV$                                        | 35<br><b>35</b>     | 75               |                     | mA    |  |
| lo                | Supur Short Circuit Current (7,67               | Sinking, $V_0 = 2.7V$<br>$V_{IN} = -100mV$                                      | 35<br><b>35</b>     | 66               |                     |       |  |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ .

All limits are guaranteed by testing or statistical analysis. (2)

(3) Typical values represent the most likely parametric norm.

Limits guaranteed by design. (4)

 $R_L$  is connected to mid-supply. The output voltage is set at 200mV from the rails.  $V_O = GND + 0.2V$  and  $V_O = V^+ -0.2V$ For LMV772/LMV772Q/LMV774, temperature limits apply to -40°C to 85°C. (5)

(6)

For LMV772/LMV772Q/LMV774, temperature limits apply to -40°C to 85°C. If R<sub>L</sub> is relaxed to 10 k $\Omega$ , then for (7)

LMV772/LMV772Q/LMV774 temperature limits apply to -40°C to 125°C.

Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device. (8)

6

Copyright © 2004–2010, Texas Instruments Incorporated



SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010

www.ti.com

### 5.0V AC Electrical Characteristics <sup>(1)</sup>

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}$ C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1M\Omega. Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                                  | Conditions                                                          | Min<br>(2) | Тур<br>(3) | Max<br>(2) | Units  |
|----------------|--------------------------------------------|---------------------------------------------------------------------|------------|------------|------------|--------|
| SR             | Slew Rate <sup>(4)</sup>                   | $A_V = +1, R_L = 10 \text{ k}\Omega$                                |            | 1.4        |            | V/µs   |
| GBW            | Gain-Bandwidth Product                     |                                                                     |            | 3.5        |            | MHz    |
| Φ <sub>m</sub> | Phase Margin                               |                                                                     |            | 79         |            | Deg    |
| G <sub>m</sub> | Gain Margin                                |                                                                     |            | -15        |            | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise<br>(Flatband) | f = 10kHz                                                           |            | 6.5        |            | nV/√Hz |
| e <sub>n</sub> | Input-Referred Voltage Noise (I/f)         | f = 100Hz                                                           |            | 12         |            | nV/√Hz |
| i <sub>n</sub> | Input-Referred Current Noise               | f = 1kHz                                                            |            | 0.001      |            | pA/√Hz |
| THD            | Total Harmonic Distortion                  | $      f = 1 kHz, A_V = +1 \\ R_L = 600 \Omega, V_{IN} = 1 V_{PP} $ |            | 0.007      |            | %      |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very (1) limited self-heating of the device such that  $T_J = T_A$ .

All limits are guaranteed by testing or statistical analysis. (2)

(3)

Typical values represent the most likely parametric norm. The number specified is the slower of positive and negative slew rates. (4)

#### **Connection Diagrams**



Figure 2. SC70-5 (Top View)



Figure 3. 8-Pin MSOP/SOIC (Top View)



Figure 4. 14-Pin TSSOP (Top View)

## LMV771, LMV772, LMV774

3

2

1.5

1

0.5

0

-0.5

-1

120

110

100

90

80

70

60

50

40

1

0.9

0.8

0.7 0.6

0.5

0.4 0.3

0.2

0.1

0

2.5

Vout FROM V<sup>-</sup> (mV)

2.5 3 3.5 4

 $R_L = 600\Omega$ 

¯T<sub>A</sub> = 25℃

NEGATIVE SWING

 $R_L = 100 k\Omega$ 

T<sub>A</sub> = 25℃

3 3.5

VOUT FROM VSUPPLY (mV)

-0.5 0 0.5 1 1.5

Vos (mV)

2.5

#### SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

V<sub>S</sub> = 2.7V

Vos

vs.

25℃

85°C

125°C

V<sub>CM</sub> (V)

vs.

٧s

V<sub>S</sub> (V)

vs. ٧s

4

 $V_{S}(V)$ 

NEGATIVE SWING



www.ti.com

**NSTRUMENTS** 

Texas

Copyright © 2004–2010, Texas Instruments Incorporated

8



**EXAS** 

**STRUMENTS** 

SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010

 $V_S = \pm 2.5V$ 

T<sub>A</sub> = 25℃

2 3

40°C

4 4.5 5

125°C

V<sub>S</sub> = 5V

4 4.5 5

1

VIN

vs.

Vout

-1 0

vs.

V<sub>OUT</sub><sup>(1)</sup>

VOUT FROM V (V)

vs.

V<sub>OUT</sub><sup>(2)</sup>

85°C

 $V_{OUT}$  FROM  $V^+$ 

125°C



Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device. (1) Continuous operation of the device with an output short circuit current larger than 35mA may cause permanent damage to the device. (2)



#### SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

**Typical Performance Characteristics (continued)** 







**EXAS** 

NSTRUMENTS









INPUT SIGNAL

OUTPUT SIGNAL

INPUT SIGNAL

OUTPUT SIGNAL

INPUT SIGNAL

OUTPUT SIGNAL

INPUT SIGNAL

OUTPUT SIGNAL

(50 mV/div)

(50 mV/div)

(50 mV/div)

(50 mV/div)





Copyright © 2004–2010, Texas Instruments Incorporated

**FEXAS** 

**NSTRUMENTS** 

www.ti.com



#### SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010



1 1.5

Rı  $= 5 \, kC$ 

1M

TEXAS INSTRUMENTS

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

www.ti.com





### **Application Note**

#### LMV771/LMV772/LMV772Q/LMV774

The LMV771/LMV772LMV772Q/LMV774 are a family of precision amplifiers with very low noise and ultra low offset voltage. LMV771/LMV772/LMV772Q/LMV774's extended temperature range of -40°C to 125°C enables the user to design this family of products into a variety of applications including automotive.

The LMV771 has a maximum offset voltage of 1mV over the extended temperature range. This makes the LMV771 ideal for applications where precision is important.

The LMV772/LMV772Q/LMV774 have a maximum offset voltage of 1mV at room temperature and 1.2mV over the extended temperature range of -40°C to 125°C. Care must be taken when the LMV772/LMV772Q/LMV774 are designed into applications with heavy loads under extreme temperature conditions. As indicated in the DC tables, the LMV772/LMV772Q/LMV774's gain and output swing may be reduced at temperatures between 85°C and 125°C with loads heavier than  $2k\Omega$ .

#### **INSTRUMENTATION AMPLIFIER**

Measurement of very small signals with an amplifier requires close attention to the input impedance of the amplifier, gain of the overall signal on the inputs, and the gain on each input since we are only interested in the difference of the two inputs and the common signal is considered noise. A classic solution is an instrumentation amplifier. Instrumentation amplifiers have a finite, accurate, and stable gain. Also they have extremely high input impedances and very low output impedances. Finally they have an extremely high CMRR so that the amplifier can only respond to the differential signal. A typical instrumentation amplifier is shown in Figure 5.



Figure 5. Instrumentation Amplifier



### LMV771, LMV772, LMV774

(3)

(4)

(8)

#### www.ti.com

There are two stages in this amplifier. The last stage, output stage, is a differential amplifier. In an ideal case the two amplifiers of the first stage, input stage, would be set up as buffers to isolate the inputs. However they cannot be connected as followers because of real amplifier's mismatch. That is why there is a balancing resistor between the two. The product of the two stages of gain will give the gain of the instrumentation amplifier. Ideally, the CMRR should be infinite. However the output stage has a small non-zero common mode gain which results from resistor mismatch.

In the input stage of the circuit, current is the same across all resistors. This is due to the high input impedance and low input bias current of the LMV771. With the node equations we have:

| $GIVEN: I_{R_1} = I_{R_{11}}$ |     |
|-------------------------------|-----|
|                               | (2) |

By Ohm's Law:

 $V_{O1} - V_{O2} = (2R_1 + R_{11}) I_{R_{11}}$ 

= (2a + 1) R<sub>11</sub> • I<sub>R11</sub>

= (2a + 1) V R<sub>11</sub>

However:

So we have:

$$V_{01} - V_{02} = (2a + 1) (V_1 - V_2)$$
(5)

Now looking at the output of the instrumentation amplifier:

| KR <sub>2</sub>                           |  |     |
|-------------------------------------------|--|-----|
| $V_0 = \frac{1}{R_2} (V_{02} - V_{01})$   |  |     |
| 102                                       |  |     |
| = -K (V <sub>O1</sub> - V <sub>O2</sub> ) |  | (6) |
|                                           |  | (6) |

Substituting from Equation 5:

$$V_{\rm O} = -K (2a+1) (V_1 - V_2)$$
(7)

This shows the gain of the instrumentation amplifier to be:

-K(2a+1)

Typical values for this circuit can be obtained by setting: a = 12 and K = 4. This results in an overall gain of -100.

Figure 6 shows typical CMRR characteristics of this Instrumentation amplifier over frequency. Three LMV771 amplifiers are used along with 1% resistors to minimize resistor mismatch. Resistors used to build the circuit are:  $R_1 = 21.6k\Omega$ ,  $R_{11} = 1.8k\Omega$ ,  $R_2 = 2.5k\Omega$  with K = 40 and a = 12. This results in an overall gain of -1000, -K(2a+1) = -1000.



Figure 6. CMRR vs. Frequency

### LMV771, LMV772, LMV774

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010



www.ti.com

#### **ACTIVE FILTER**

Active filters are circuits with amplifiers, resistors, and capacitors. The use of amplifiers instead of inductors, which are used in passive filters, enhances the circuit performance while reducing the size and complexity of the filter.

The simplest active filters are designed using an inverting op amp configuration where at least one reactive element has been added to the configuration. This means that the op amp will provide "frequency-dependent" amplification, since reactive elements are frequency dependent devices.

#### LOW PASS FILTER

The following shows a very simple low pass filter.



Figure 7. Lowpass Filter

The transfer function can be expressed as follows:

By KCL:

$$\frac{-V_i}{R_1} - \frac{V_0}{\left[\frac{1}{jwc}\right]} - \frac{V_0}{R_2} = 0$$
(9)

Simplifying this further results in:

$$V_{O} = \frac{-R_{2}}{R_{1}} \left[ \frac{1}{jwcR_{2} + 1} \right] V_{i}$$
(10)

or

$$\frac{V_{O}}{V_{i}} = \frac{-R_{2}}{R_{1}} \left[ \frac{1}{jwcR_{2}+1} \right]$$
(11)

Now, substituting  $\omega = 2\pi f$ , so that the calculations are in f(Hz) and not  $\omega$ (rad/s), and setting the DC gain H<sub>0</sub> =  $-R_2/R_1$  and H =  $V_0/V_i$ 

$$H = H_0 \left[ \frac{1}{j2\pi f cR_2 + 1} \right]$$
Set:  $f_0 = 1/(2\pi R_1 C)$ 
(12)

$$H = H_O\left[\frac{1}{1+j(ff_O)}\right]$$
(13)

Low pass filters are known as lossy integrators because they only behave as an integrator at higher frequencies. Just by looking at the transfer function one can predict the general form of the bode plot. When the  $f/f_O$  ratio is small, the capacitor is in effect an open circuit and the amplifier behaves at a set DC gain. Starting at  $f_O$ , -3dB corner, the capacitor will have the dominant impedance and hence the circuit will behave as an integrator and the signal will be attenuated and eventually cut. The bode plot for this filter is shown in the following picture:



### LMV771, LMV772, LMV774

SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010





Figure 8. Lowpass Filter Transfer Function

#### **HIGH PASS FILTER**

In a similar approach, one can derive the transfer function of a high pass filter. A typical first order high pass filter is shown below:



Figure 9. Highpass Filter

Writing the KCL for this circuit :

 $(V_1 \text{ denotes the voltage between C and } R_1)$ 

$$\frac{V_1 - V_1}{\frac{1}{pWC}} = \frac{V_1 - V_1}{R_1}$$
(14)
$$\frac{V_1^2 + V_1}{R_1} = \frac{V_1^2 + V_0}{R_2}$$
(15)

Solving these two equations to find the transfer function and using:

Vi

 $H_0 = \frac{1}{R_1}$  and

$$f_{\rm O} = \frac{1}{2\pi R_1 C} \tag{16}$$

(high frequency gain)

Which results:

$$H = H_{O} \frac{j (f/f_{O})}{1 + j (f/f_{O})}$$
(17)

Looking at the transfer function, it is clear that when f/fo is small, the capacitor is open and hence no signal is getting in to the amplifier. As the frequency increases the amplifier starts operating. At  $f = f_0$  the capacitor behaves like a short circuit and the amplifier will have a constant, high frequency, gain of Ho. Figure 10 shows the transfer function of this high pass filter:

Copyright © 2004–2010, Texas Instruments Incorporated

## LMV771, LMV772, LMV774



SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

www.ti.com



Figure 10. Highpass Filter Transfer Function

#### BAND PASS FILTER



Figure 11. Bandpass Filter

Combining a low pass filter and a high pass filter will generate a band pass filter. In this network the input impedance forms the high pass filter while the feedback impedance forms the low pass filter. Choosing the corner frequencies so that  $f_1 < f_2$ , then all the frequencies in between,  $f_1 \le f \le f_2$ , will pass through the filter while frequencies below  $f_1$  and above  $f_2$  will be cut off.

The transfer function can be easily calculated using the same methodology as before.

$$H = H_{O} \frac{j (t/f_{1})}{[1 + j (t/f_{1})] [1 + j (t/f_{2})]}$$
(18)  
Where

 $f_1 = \frac{1}{2\pi R_1 C_1}$ 

$$f_2 = \frac{1}{2\pi R_2 C_2}$$
$$H_0 = \frac{-R_2}{R_1}$$

The transfer function is presented in the following figure.

18 Submit Documentation Feedback

Copyright © 2004–2010, Texas Instruments Incorporated

(19)



SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010





Figure 12. Bandpass filter Transfer Function

#### STATE VARIABLE ACTIVE FILTER

State variable active filters are circuits that can simultaneously represent high pass, band pass, and low pass filters. The state variable active filter uses three separate amplifiers to achieve this task. A typical state variable active filter is shown in Figure 13. The first amplifier in the circuit is connected as a gain stage. The second and third amplifiers are connected as integrators, which means they behave as low pass filters. The feedback path from the output of the third amplifier to the first amplifier enables this low frequency signal to be fed back with a finite and fairly low closed loop gain. This is while the high frequency signal on the input is still gained up by the open loop gain of the 1st amplifier. This makes the first amplifier a high pass filter. The high pass signal is then fed into a low pass filter. The outcome is a band pass signal, meaning the second amplifier is a band pass filter. This signal is then fed into the third amplifiers input and so, the third amplifier behaves as a simple low pass filter.



Figure 13. State Variable Active Filter

The transfer function of each filter needs to be calculated. The derivations will be more trivial if each stage of the filter is shown on its own.

The three components are:



### LMV771, LMV772, LMV774

TEXAS INSTRUMENTS

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010

www.ti.com



For  $A_1$  the relationship between input and output is:

$$V_{O1} = \frac{-R_4}{R_1} V_0 + \left[\frac{R_6}{R_5 + R_6}\right] \left[\frac{R_1 + R_4}{R_1}\right] V_{IN} + \left[\frac{R_5}{R_5 + R_6}\right] \left[\frac{R_1 + R_4}{R_1}\right] V_{O2}$$
(20)

This relationship depends on the output of all the filters. The input-output relationship for  $A_2$  can be expressed as:

$$V_{O2} = \frac{-1}{s C_2 R_2} V_{O1}$$
(21)

And finally this relationship for  $A_3$  is as follows:

$$V_{O} = \frac{-1}{s C_{3} R_{3}} V_{O2}$$
(22)

Re-arranging these equations, one can find the relationship between  $V_O$  and  $V_{IN}$  (transfer function of the lowpass filter),  $V_{O1}$  and  $V_{IN}$  (transfer function of the highpass filter), and  $V_{O2}$  and  $V_{IN}$  (transfer function of the bandpass filter) These relationships are as follows:

#### Lowpass Filter

$$\frac{V_{O}}{V_{IN}} = \frac{\left[\frac{R_{1}+R_{4}}{R_{1}}\right]\left[\frac{R_{6}}{R_{5}+R_{6}}\right]\left[\frac{1}{C_{2}C_{3}R_{2}R_{3}}\right]}{s^{2}+s\left[\frac{1}{C_{2}R_{2}}\right]\left[\frac{R_{5}}{R_{5}+R_{6}}\right]\left[\frac{R_{1}+R_{4}}{R_{1}}\right]+\left[\frac{1}{C_{2}C_{3}R_{2}R_{3}}\right]}$$
(23)

**Highpass Filter** 

$$\frac{V_{O1}}{V_{IN}} = \frac{s^2 \left[\frac{R_1 + R_4}{R_1}\right] \left[\frac{R_6}{R_5 + R_6}\right]}{s^2 + s \left[\frac{1}{C_2 R_2}\right] \left[\frac{R_5}{R_5 + R_6}\right] \left[\frac{R_1 + R_4}{R_1}\right] + \left[\frac{1}{C_2 C_3 R_2 R_3}\right]}$$
(24)

**Bandpass Filter** 

$$\frac{V_{O2}}{V_{IN}} = \frac{s\left[\frac{1}{C_2R_2}\right]\left[\frac{R_1 + R_4}{R_1}\right]\left[\frac{R_6}{R_5 + R_6}\right]}{s^2 + s\left[\frac{1}{C_2R_2}\right]\left[\frac{R_5}{R_5 + R_6}\right]\left[\frac{R_1 + R_4}{R_1}\right] + \left[\frac{1}{C_2C_3R_2R_3}\right]}$$
(25)

The center frequency and Quality Factor for all of these filters is the same. The values can be calculated in the following manner:

SNOSA04F - MAY 2004 - REVISED SEPTEMBER 2010

www.ti.com

$$\omega_{c} = \sqrt{\frac{1}{C_{2}C_{3}R_{2}R_{3}}}$$
and
$$Q = \sqrt{\frac{C_{2}R_{2}}{C_{3}R_{3}}} \left[\frac{R_{5} + R_{6}}{R_{6}}\right] \left[\frac{R_{1}}{R_{1} + R_{4}}\right]$$

STRUMENTS

(26)

(28)

A design example is shown here:

#### Designing a bandpass filter with center frequency of 10kHz and Quality Factor of 5.5

To do this, first consider the Quality Factor. It is best to pick convenient values for the capacitors.  $C_2 = C_3 = 1000$  pF. Also, choose  $R_1 = R_4 = 30$  kΩ. Now values of  $R_5$  and  $R_6$  need to be calculated. With the chosen values for the capacitors and resistors, Q reduces to:

$$Q = \frac{11}{2} = \frac{1}{2} \left[ \frac{R_5 + R_6}{R_6} \right]$$
(27)

or

 $R_5 = 10R_6 R_6 = 1.5k\Omega R_5 = 15k\Omega$ 

Also, for f = 10kHz, the center frequency is  $\omega_c = 2\pi f = 62.8$ kHz.

Using the expressions above, the appropriate resistor values will be  $R_2 = R_3 = 16k\Omega$ .

The following graphs show the transfer function of each of the filters. The DC gain of this circuit is:

$$DC \text{ GAIN} = \left[\frac{R_1 + R_4}{R_1}\right] \left[\frac{R_6}{R_5 + R_6}\right] = -14.8 \text{ dB}$$

The frequency responses of each stage of the state variable active filter when implemented with the LMV774 are shown in the following figures:



Figure 14. Lowpass Filter Frequency Response

## LMV771, LMV772, LMV774

SNOSA04F-MAY 2004-REVISED SEPTEMBER 2010



www.ti.com



Figure 15. Bandpass Filter Frequency Response



Figure 16. Highpass Filter Frequency Response



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMV771MG/NOPB    | ACTIVE        | SC70         | DCK                | 5    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | A75                     | Samples |
| LMV771MGX/NOPB   | ACTIVE        | SC70         | DCK                | 5    | 3000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | A75                     | Samples |
| LMV772MA/NOPB    | ACTIVE        | SOIC         | D                  | 8    | 95             | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | LMV7<br>72MA            | Samples |
| LMV772MAX/NOPB   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | LMV7<br>72MA            | Samples |
| LMV772MM/NOPB    | ACTIVE        | VSSOP        | DGK                | 8    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | A91A                    | Samples |
| LMV772MMX/NOPB   | ACTIVE        | VSSOP        | DGK                | 8    | 3500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | A91A                    | Samples |
| LMV772QMM/NOPB   | ACTIVE        | VSSOP        | DGK                | 8    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | AJ7A                    | Samples |
| LMV772QMMX/NOPB  | ACTIVE        | VSSOP        | DGK                | 8    | 3500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | AJ7A                    | Samples |
| LMV774MT/NOPB    | ACTIVE        | TSSOP        | PW                 | 14   | 94             | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | LMV77<br>4MT            | Samples |
| LMV774MTX/NOPB   | ACTIVE        | TSSOP        | PW                 | 14   | 2500           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | LMV77<br>4MT            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV772, LMV772-Q1 :

- Catalog: LMV772
- Automotive: LMV772-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV771MG/NOPB               | SC70            | DCK                | 5    | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV771MGX/NOPB              | SC70            | DCK                | 5    | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV772MAX/NOPB              | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV772MM/NOPB               | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772MMX/NOPB              | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772QMM/NOPB              | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV772QMMX/NOPB             | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV774MTX/NOPB              | TSSOP           | PW                 | 14   | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV771MG/NOPB   | SC70         | DCK             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV771MGX/NOPB  | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMV772MAX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV772MM/NOPB   | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV772MMX/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV772QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV772QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV774MTX/NOPB  | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMV772MA/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMV774MT/NOPB | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LMV774MT/NOPB | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600   | 3.5    |

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **DCK0005A**



# **PACKAGE OUTLINE**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCK0005A

# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>7.</sup> Board assembly site may have different recommendations for stencil design.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated