# **Application Note: SY6703** Low Voltage H-Bridge IC Preliminary Specification ## Pinout (top view) SY6703HFC TSSOP-16E **AZR**xyz Note $\mathcal{D}$ : x=year code, y=week code, z= lot number code. | | | - (0) | | | |--------|--------|--------------------------------------------------------------------------------------------------|--|--| | Name | Number | Description | | | | nSLEEP | 1 | Sleep mode pin. Logic low puts device in low-power sleep mode, this pin has a internal pull-down | | | | | | resistor | | | | AOUT1 | 2 | Bridge A output 1 pin. Connect this pin to motor winding. | | | | AISEN | 3 | Bridge A current sense pin. Connect a resistor between this pin and GND for current control, or | | | | | | connect to GND is current control is not needed. | | | | AOUT2 | 4 | Bridge A output 2 pin. Connect this pin to motor winding. | | | | BOUT2 | 5 | Bridge B output 2 pin. Connect this pin to motor winding. | | | | BISEN | 6 | Bridge B current sense pin. Connect a resistor between this pin and GND for current control, or | | | | | | connect to GND is current control is not needed | | | | BOUT1 | 7 | Bridge B output 1 pin Connect this pin to motor winding. | | | | nFAULT | 8 | Fault state output pin. Logic low if fault is detected. | | | | BIN1 | 9 | Bridge B input (pin. Control the state of bridge B, this pin has a internal pull-down resistor. | | | | BIN2 | 10 | Bridge B input 2 pin. Control the state of bridge B, this pin has a internal pull-down resistor | | | | VCP | 11 | Internal charge pump voltage for high side gate driver. Connect a ceramic capacitor to VM. | | | | VM | 12 | Motor power supply pin. Decouple this pin to GND pin with 0.1uF ceramic cap. | | | | GND | 13 | Device ground pin. | | | | VINT | 14 | Internal logic and driver supply. Connect this pin with a ceramic capacitor to GND. | | | | AIN2 | 15 | Bridge A input 2 pin. Control the state of bridge A, this pin has a internal pull-down resistor. | | | | AIN1 | 16 | Bridge A input 1 pin. Control the state of bridge A, this pin has a internal pull-down resistor. | | | | GND | 17 | Ground pin for thermal dissipation. | | | ### **Electrical Characteristics** | $(TA = 25^{\circ}C, VM=5V, unless otherw)$ | ise specified) | | | | | | |--------------------------------------------|------------------------|-------------------------------------------------------------------|------|------|-----|----------------------| | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | Power Supplies | | | | | | | | VM Operating Supply Current | $I_{VM}$ | VM=5V, xIN=0V, xIN2=0V | | 1 | 2 | mA | | VM Sleep Mode Current | $I_{VMS}$ | nSLEEP=0V, VM=5V | | 1.8 | 2.5 | μΑ | | VM Undervoltage Lockout Voltage | V <sub>UVLO RISE</sub> | VM Rising | | 2.2 | | V | | | V <sub>UVLO FALL</sub> | VM Falling | | 2.1 | | V | | Logic Level Input | _ | | | | | | | Input Low Voltage | V <sub>IL</sub> | nSLEEP | | | 0.5 | V | | | | All other pins | 2.5 | | 0.7 | V | | Input High Voltage | $V_{IH}$ | nSLEEP<br>All other pins | 2.5 | | | - V | | Input Hysteresis | V <sub>IHYS</sub> | All other phis | | 0.4 | | V | | Input Low Current | I <sub>IL</sub> | V <sub>IN</sub> =0V | | 0.4 | 1 | μA | | | I <sub>IH</sub> | V <sub>IN</sub> =3.3V, nSLEEP | | 6.6 | 13 | μΑ | | Input High Current | -111 | V <sub>IN</sub> =3.3V, all except nSLEEP | | 16.5 | 33 | 7 | | D. 111 | R <sub>PD</sub> | nSLEEP | | 600 | | kΩ | | Pulldown Resistance | 15 | All other pins | 4 | 150 | | 1 | | Input Deglitch Time | $t_{ m DEG}$ | 1 | | 450 | | ns | | nFAULT Output (Open-Drain Output | | · · · | ( ) | • | • | | | Output Low Voltage | V <sub>OL</sub> | I <sub>O</sub> =5mA | 11 | | 0.5 | V | | Output High Leakage Current | $I_{OH}$ | V <sub>0</sub> =3.3V | | | 1 | μΑ | | H-Bridge MOSFETs | | | | | • | | | | | V <sub>M</sub> =5V, I <sub>0</sub> =500mA, T <sub>J</sub> =25°C | | 310 | | | | | | V <sub>M</sub> =5V, I <sub>O</sub> =500mA, T <sub>J</sub> =85°€ | | | 400 | | | High Side MOSFETs On Resistance | | V <sub>M</sub> =2.7V, I <sub>O</sub> =500mA, T <sub>D</sub> =25°C | | 330 | | | | | | $V_{\rm M}$ =2.7V, $I_{\rm O}$ =500mA, $T_{\rm H}$ =85°C | | 230 | 410 | | | | R <sub>dson</sub> | $V_{M}=5V$ , $I_{O}=500$ mA, $T_{J}=25$ °C | | 260 | 410 | mΩ | | | | $V_{M}=5V$ , $I_{O}=500$ mA, $T_{J}=85$ °C | | 200 | 210 | 4 | | Low Side MOSFETs On Resistance | | | | 270 | 310 | - | | | | $V_{M}=2.7V$ , $I_{0}=500$ mA, $T_{J}=25$ °C | | 270 | | _ | | | | $V_{M}=2.7V$ , $I_{O}=500$ mA, $T_{J}=85$ °C | | | 330 | | | Off-State Leakage Current | $I_{OFF}$ | V <sub>M</sub> =5V, VOUT=0V, TJ=25°C | | | ±1 | μA | | Motor Driver | | | | | | | | Current Control PWM Frequency | $f_{PWM}$ | Internal PWM Frequency | | 50 | | kHz | | Rise Time | $t_{\rm R}$ | $V_{\rm M}$ =5V,16 $\Omega$ to GND, 10% to | | 50 | | ns | | Fall Time | $t_{\rm F}$ | 90% V <sub>M</sub> | | 50 | | ns | | Propagation Delay INx to OUTx | $t_{PROP}$ | $V_M=5V$ | | 1.1 | | μs | | Dead Time | $t_{ m DEAD}$ | $V_M=5V$ | | 50 | 1 | ns | | Protection | | | | | 1 | <b>.</b> | | Output Over Current Limit | I <sub>OCP</sub> | | 2 | 2.5 | | A | | Over Current Retry Time | t <sub>OCPR</sub> | | | 1.2 | | ms | | OCP Deglitch Time | t <sub>DEG</sub> | + | 150 | 180 | 100 | ns | | Thermal Shutdown Temperature | T <sub>SD</sub> | | 150 | 160 | 180 | ℃ | | Thermal Shutdown hysteresis | $T_{HYS}$ | | | 20 | | $^{\circ}\mathbb{C}$ | | Current Control | 1 | | 1.00 | 200 | 240 | T | | xISEN Trip Voltage | V <sub>TRIP</sub> | | 160 | 200 | 240 | mV | | Current Sense Blanking Time | $t_{\rm BLANK}$ | | | 3.75 | J | μs | | Sleep Mode | | -CIEDI | | | 1 | _ | | Startup Time | $t_{WAKE}$ | nSLEEP Inactive high to H- | | | 1 | ms | | | | bridge On | | | 1 | | **Note 1.** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 2**: $\theta_{JA}$ is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. **Note 3**: Power dissipation and thermal limits must be observed. ## **Functional Description** ### **PWM Motor Drivers** SY6703 contains two identical H-bridge motor drivers with current-control PWM circuitry. A block diagram of the circuitry is shown below: Figure 3. Motor Control Circuitry #### **H-Bridge Driving Control** The Bridge is controlled by a PWM input interface, also called IN/IN interface. The following table shows the control logic of the device: | xIN1 | xIN2 | xOUT1 | xOUT2 | Function | |------|------|-------|-------|------------------| | 0 | 0 | Z | Z | Coast/Fast Decay | | 0 | 1 | L | Н | Reverse | | 1 | 0 | Н | L | Forward | | ~~ | 1 | L | L | Brake/Slow Decay | Table 1 H-Bridge Logic The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM, when the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow. This is called recirculation current. To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay. In fast decay mode, the H-bridge is disabled and recirculation current flows through the body diodes; in slow decay, the motor winding is shorted. To PWM using fast decay, the PWM signal is applied to one xIN pin while the other is held low; to use slow decay, one xIN pin is held high. Table 2 PWM Control of Motor Speed | xIN1 | xIN2 | Function | |------|------|-------------------------| | PWM | 0 | Forward PWM, Fast Decay | | 1 | PWM | Forward PWM, Slow Decay | | 0 | PWM | Reverse PWM, Fast Decay | | PWM | 1 | Reverse PWM, Slow Decay | Figure 4 shows the current paths in different drive and decay modes. Figure 4. Decay Mode #### **Current Control** The current through the motor windings may be limited, or controlled, by a fixed-frequency PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times. When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the current is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before en If a 1- $\Omega$ sense resistor is used, the chopping current will be 200 mV/1 $\Omega$ = 200 mA. Once the chopping current threshold is reached, the H-bridge switches to slow decay mode. Winding current is recirculated by enabling both of the low-side FETs in the bridge. This state is held until the beginning of the next fixed-frequency PWM cycle. Note that if current control is not needed, the xISEN pins should be connected directly to ground. #### Sleep Mode Driving nSLEEP low will put the device into a low power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time (up to 1 ms) needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply (VM). It is recommended to use a pullup resistor when this is done. This resistor limits the current to the input in case VM is higher than 6.5 V. Internally, the nSLEEP pin has a 500-k $\Omega$ resistor to GND. It also has a clamping zener diode that clamps the voltage at the pin at 6.5 V. Currents greater than 250 $\mu$ A can cause damage to the input structure. Hence the recommended pullup resistor would be between 20 k $\Omega$ and 75 k $\Omega$ . #### **Protection Circuits** The device is fully protected against undervoltage, overcurrent, and overtemperature. #### **Overcurrent Protection (OCP)** An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The driver will be re-enabled after the OCP retry period $(t_{\text{OCP}})$ has passed. nFAULT becomes high again at this time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Please note that only the H-bridge in which the OCP is detected will be disabled while the other bridge will function normally. Overcurrent conditions are detected independently on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so functions even without presence of the xISEN resistors. #### Thermal Shutdown (TSD) If the die temperature exceeds safe limits, all MOSFETs in the H-bridge are disabled. Once the die temperature has fallen to a safe level, operation automatically resumes. #### Undervoltage Lockout(UVLO) If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and all internal logic will be reset. Operation will resume when VM rises above the UVLO threshold, nFAULT is driven low in the event of an undervoltage condition. #### THERMAL INFORMATION #### **Thermal Protection** The device has thermal shutdown (TSD) as described in the Protection Circuits section. If the die temperature exceeds approximately 160°C, the device is disabled until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. #### **Maximum Output Current** In actual operation, the maximum output current achievable with a motor driver is a function of die temperature. This in turn is greatly affected by ambient temperature and PCB design. Basically, the maximum motor current will be the amount of current that results in a power dissipation level that, along with the thermal resistance of the package and PCB, keeps the die at a low enough temperature to stay out of thermal shutdown. The dissipation ratings given in the datasheet can be used as a guide to calculate the approximate maximum power dissipation that can be expected to be possible without entering thermal shutdown for several different PCB constructions. However, for accurate data, the actual PCB design must be analyzed via measurement or thermal simulation. #### **Power Dissipation** Power dissipation in the device is dominated by the power dissipated in the output MOSFET resistance, or R<sub>DSON</sub>. A H-bridge Average power dissipation can be roughly estimated by: $$P_{TOT} = R_{DSON} \times I_{OUT(RMS)}^{2}$$ (2) where $P_{TOT}$ is the total power dissipation, $R_{DSON}$ is the resistance of the HS plus LS MOSFETs, and $I_{OUT(RMS)}$ is the RMS or DC output current being supplied to the load. The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking. Note that R<sub>DSON</sub> increases with temperature, so as the device heats, the power dissipation increases. ## **TSSOP16E Package Outline Drawing** Side view B Notes: All dimension in MM and exclude mold flash & metal burr.